# N-Channel Logic Level Enhancement Mode Field Effect Transistor

# NDS331N

### **General Description**

These N-Channel logic level enhancement mode power field effect transistors are produced using ON Semiconductor's proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance. These devices are particularly suited for low voltage applications in notebook computers, portable phones, PCMCIA cards, and other battery powered circuits where fast switching, and low in-line power loss are needed in a very small outline surface mount package.

### **Features**

- 1.3 A, 20 V
  - $R_{DS(on)} = 0.21 \Omega @ V_{GS} = 2.7 V$
  - $R_{DS(on)} = 0.16 \Omega @ V_{GS} = 4.5 V$
- Industry Standard Outline SOT-23 Surface Mount Package Using Proprietary SUPERSOT™ -3 Design for Superior Thermal and Electrical Capabilities
- High Density Cell Design for Extremely Low R<sub>DS(on)</sub>
- Exceptional On-Resistance and Maximum DC Current Capability
- This is a Pb-Free Device



### ON Semiconductor®

www.onsemi.com



SOT-23/SUPERSOT-23, 3 LEAD, 1.4x2.9 CASE 527AG

#### **MARKING DIAGRAM**



M = Date Code



#### ORDERING INFORMATION

| Device  | Package                               | Shipping <sup>†</sup> |
|---------|---------------------------------------|-----------------------|
| NDS331N | SOT-23-3/<br>SUPERSOT-23<br>(Pb-Free) | 3000 /<br>Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C unless otherwise noted.

| Symbol                            | Parameter                                    | Ratings     | Unit |
|-----------------------------------|----------------------------------------------|-------------|------|
| $V_{DSS}$                         | Drain-Source Voltage                         | 20          | V    |
| $V_{GSS}$                         | Gate-Source Voltage - Continuous             | ±8          | V    |
| I <sub>D</sub>                    | Maximum Drain Current – Continuous (Note 1a) | 1.3         | Α    |
|                                   | Maximum Drain Current – Pulsed               | 10          |      |
| $P_{D}$                           | Maximum Power Dissipation (Note 1a)          | 0.5         | W    |
|                                   | Maximum Power Dissipation (Note 1b)          | 0.46        |      |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range      | -55 to +150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

### THERMAL CHARACTERISTICS

| Symbol         | Parameter                                         | Ratings | Unit |
|----------------|---------------------------------------------------|---------|------|
| $R_{	heta JA}$ | Thermal Resistance, Junction-to-Ambient (Note 1a) | 250     | °C/W |
| $R_{	heta JC}$ | Thermal Resistance, Junction-to-Case (Note 1)     | 75      | °C/W |

1.  $R_{\theta,JA}$  is the sum of the junction–to–case and case–to–ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta,JC}$  is guaranteed by design while  $R_{\theta,CA}$  is determined by the user's board design.

$$P_D(t) = \frac{T_J - T_A}{R_{\theta JA}(t)} = \frac{T_J - T_A}{R_{\theta JC} + R_{\theta CA}(t)} = I_D^2(t) \times R_{DS(on)@T_J}$$

Typical  $R_{\theta JA}$  using the board layouts shown below on 4.5"x5" FR-4 PCB in a still air environment:



a) 250°C/W when mounted on a 0.02 in  $^{\!2}$  pad of 2oz copper.



b) 270°C/W when mounted on a 0.001 in<sup>2</sup> pad of 2oz copper.

Scale 1:1 on letter size paper

# NDS331N

# **ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ unless otherwise noted.

| Symbol              | Parameter                                                                                  | Test Conditions                                                         | Min | Тур  | Max  | Unit |
|---------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|------|------|------|
| OFF CHAF            | ACTERISTICS                                                                                | •                                                                       | •   | -    | •    | •    |
| BV <sub>DSS</sub>   | Drain-Source Breakdown Voltage                                                             | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA                          | 20  | -    | _    | V    |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current                                                            | V <sub>DS</sub> = 16 V, V <sub>GS</sub> = 0 V                           | -   | -    | 1    | μΑ   |
|                     |                                                                                            | V <sub>DS</sub> = 16 V, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125°C   | -   | -    | 10   |      |
| I <sub>GSSF</sub>   | Gate–Body Leakage, Forward                                                                 | V <sub>GS</sub> = 8 V, V <sub>DS</sub> = 0 V                            | -   | -    | 100  | nA   |
| I <sub>GSSR</sub>   | Gate–Body Leakage, Reverse                                                                 | V <sub>GS</sub> = -8 V, V <sub>DS</sub> = 0 V                           | -   | -    | -100 | nA   |
| ON CHARA            | ACTERISTICS (Note 2)                                                                       |                                                                         | •   |      | •    | •    |
| V <sub>GS(th)</sub> | Gate Threshold Voltage                                                                     | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                    | 0.5 | 0.7  | 1    | V    |
|                     |                                                                                            | $V_{DS} = V_{GS}, I_D = 250 \mu A, T_J = 125^{\circ}C$                  | 0.3 | 0.53 | 0.8  |      |
| R <sub>DS(on)</sub> | Static Drain-Source On-Resistance                                                          | V <sub>GS</sub> = 2.7 V, I <sub>D</sub> = 1.3 A                         | -   | 0.15 | 0.21 | Ω    |
|                     |                                                                                            | V <sub>GS</sub> = 2.7 V, I <sub>D</sub> = 1.3 A, T <sub>J</sub> = 125°C | -   | 0.24 | 0.4  | 1    |
|                     |                                                                                            | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 1.5 A                         | -   | 0.11 | 0.16 |      |
| I <sub>D(on)</sub>  | On-State Drain Current                                                                     | V <sub>GS</sub> = 2.7 V, V <sub>DS</sub> = 5 V                          | 3   | -    | -    | Α    |
|                     |                                                                                            | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 5 V                          | 4   | -    | -    |      |
| 9FS                 | Forward Transconductance                                                                   | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 1.3 A                           | -   | 3.5  | -    | S    |
| OYNAMIC             | CHARACTERISTICS                                                                            | •                                                                       | •   |      | •    | •    |
| C <sub>iss</sub>    | Input Capacitance                                                                          | V <sub>DS</sub> = 10 V, V <sub>GS</sub> = 0 V, f = 1.0 MHz              | -   | 162  | _    | pF   |
| C <sub>oss</sub>    | Output Capacitance                                                                         | 1                                                                       | _   | 85   | _    | pF   |
| C <sub>rss</sub>    | Reverse Transfer Capacitance                                                               | 1                                                                       | _   | 28   | _    | pF   |
| WITCHIN             | G CHARACTERISTICS (Note 2)                                                                 | •                                                                       | •   | •    | •    | •    |
| t <sub>D(on)</sub>  | Turn-On Delay Time                                                                         | V <sub>DD</sub> = 5 V, I <sub>D</sub> = 1 A, V <sub>GS</sub> = 5 V,     | -   | 5    | 20   | ns   |
| t <sub>r</sub>      | Turn–On Rise Time                                                                          | $R_{GEN} = 6 \Omega$                                                    | -   | 25   | 40   | ns   |
| t <sub>D(off)</sub> | Turn-Off Delay Time                                                                        | 1                                                                       | -   | 10   | 20   | ns   |
| t <sub>f</sub>      | Turn-Off Fall Time                                                                         | 1                                                                       | -   | 5    | 20   | ns   |
| Qg                  | Total Gate Charge                                                                          | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 1.3 A, V <sub>GS</sub> = 4.5 V  | -   | 3.5  | 5    | nC   |
| Q <sub>gs</sub>     | Gate-Source Charge                                                                         | 1                                                                       | -   | 0.3  | -    | nC   |
| Q <sub>gd</sub>     | Gate-Drain Charge                                                                          | 1                                                                       | -   | 1    | -    | nC   |
| RAIN-SC             | DURCE DIODE CHARACTERISTICS AI                                                             | ND MAXIMUM RATINGS                                                      |     | •    | •    | •    |
| I <sub>S</sub>      | Maximum Continuous Drain-Source Diode Forward Current                                      |                                                                         |     | -    | 0.42 | Α    |
| I <sub>SM</sub>     | Maximum Pulsed Drain-Source Diode                                                          | Forward Current                                                         | -   | -    | 10   | Α    |
| V <sub>SD</sub>     | Drain–Source Diode Forward Voltage V <sub>GS</sub> = 0 V, I <sub>S</sub> = 0.42 A (Note 2) |                                                                         |     | 0.8  | 1.2  | V    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. Pulse Test: Pulse Width  $\leq$  300 µs, Duty Cycle  $\leq$  2.0%.

### NDS331N

### TYPICAL ELECTRICAL CHARACTERISTICS



Figure 1. On-Region Characteristics



Figure 2. On–Resistance Variation with Drain Current and Gate Voltage



Figure 3. On–Resistance Variation with Temperature



Figure 4. On–Resistance Variation with Drain Current and Temperature



Figure 5. Transfer Characteristics



Figure 6. Gate Threshold Variation with Temperature

# TYPICAL ELECTRICAL CHARACTERISTICS (continued)



Figure 7. Breakdown Voltage Variation with Temperature



Figure 9. Capacitance Characteristics



Figure 11. Switching Test Circuit



Figure 8. Body Diode Forward Voltage Variation with Source Current and Temperature



Figure 10. Gate Charge Characteristics



Figure 12. Switching Waveforms

### TYPICAL ELECTRICAL CHARACTERISTICS (continued)



Figure 13. Transconductance Variation with Drain Current and Temperature



Figure 14. Maximum Safe Operating Area



Figure 15. SUPERSOT-3 Maximum Steady-State Power Dissipation versus Copper Mounting Pad Area



Figure 16. Maximum Steady-State Drain Current versus Copper Mounting Pad Area



Figure 17. Transient Thermal Response Curve

NOTE: Thermal characterization performed using the conditions described in Note 1b. Response will change depending on the circuit board design.

# NDS331N

SUPERSOT is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.







### SOT-23/SUPERSOT™-23, 3 LEAD, 1.4x2.9 CASE 527AG **ISSUE A**

**DATE 09 DEC 2019** 



- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
   ALL DIMENSIONS ARE IN MILLIMETERS.
- DIMENSIONS ARE EXCLUSIVE OF BURRS,
   MOLD FLASH AND TIE BAR EXTRUSIONS.

| DIM | MIN.           | NOM.  | MAX.  |  |
|-----|----------------|-------|-------|--|
| Α   | 0.85           | 0.95  | 1.12  |  |
| A1  | 0.00           | 0.05  | 0.10  |  |
| b   | 0.370          | 0.435 | 0.508 |  |
| С   | 0.085          | 0.150 | 0.180 |  |
| D   | 2.80           | 2.92  | 3.04  |  |
| Е   | 2.31           | 2.51  | 2.71  |  |
| E1  | 1.20           | 1.40  | 1.52  |  |
| е   | 0.95 BSC       |       |       |  |
| e1  | 1.90 BSC       |       |       |  |
| L   | 0.33 0.38 0.43 |       |       |  |







### LAND PATTERN RECOMMENDATION\*

\*FOR ADDITIONAL INFORMATION ON OUR Pb-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

### **GENERIC MARKING DIAGRAM\***

XXXM=

XXX = Specific Device Code = Month Code

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON34319E                         | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-23/SUPERSOT-23, 3 LEAD, 1.4X2.9 |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves brisefin and of 160 m are trademarked to demonstrate the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales