

#### Is Now Part of



## ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer





## FAN6100HM Secondary-Side Constant Voltage and Constant Current Controller Compatible with MediaTek Pump Express<sup>™</sup> Plus

#### **Features**

- Supports MediaTek Pump Express<sup>TM</sup> Plus and Fairchild's FCP-Single Communication Protocol Specifications
- Secondary-Side Constant Voltage (CV) and Constant Current (CC) Regulation
- Built-in Charge-Pump Circuit for Low Output Voltage Operation
- Internal, Accurate, Adaptive CV/CC Reference Voltage
- Low-Value Current Sensing Resistor for High Efficiency
- Programmable Cable Voltage Drop Compensation
- Two Operational Transconductance Amplifiers with Open-Drain Type for Dual-Loop CV/CC Control
- Compatible with Fairchild's FAN501A
- Adaptive Secondary-Side Output Over-Voltage Protection through Photo-Coupler
- Output Under-Voltage Protection
- Low Quiescent Current Consumption in Green Mode < 850 µA</p>
- Maximum Current Rating: 3 A
- Available in 20-Pin 3 x 4 mm MLP Package

#### **Applications**

Battery Chargers for Quick Charge Application

## AC/DC Adapters for Portable Devices that Require CV/CC Control

#### **Description**

The FAN6100HM is a highly integrated secondary side constant voltage and constant current controller that is compatible with MediaTek Pump Express<sup>TM</sup> Plus and Fairchild's FCP-Single communication protocol specifications. It is designed for use in applications that requires Constant Voltage (CV) and Constant Current (CC) regulations.

The controller consists of two operational amplifiers for voltage and current loop regulation with adjustable reference voltage. The CC control loop also incorporates a current sense amplifier with gain of 10. Outputs of the CV and CC amplifiers are tied together in open drain configuration.

The FAN6100HM enables power adaptor's output voltage adjustment if it detects a protocol capable powered device. It can be capable of outputting 5 V at the beginning, and then 7 V, 9 V or 12 V to meet requirements of a High Voltage Dedicated Charging Port (HVDCP) power supply or 4.8 V, 4.6 V, 4.4 V, 4.2 V or 4 V to maximize the charging current which is controlled by the power adaptor. If a non compliant powered device is detected, the controller disables output voltage adjustment to ensure safe operation with smart phones and tablets that support only 5 V.

FAN6100HM also incorporates an internal charge pump circuit to maintain CC regulation down to the power supply's output voltage, Vbus of 2 V without an external voltage supply to the IC. Programmable cable voltage drop compensation allows precise CV regulation at end of USB cable via adjusting one external resistor.

Compared to the FAN6100M, the FAN6100HM's maximum current rating is 3 A which can support higher power system design.

The device is available in the 20-pin MLP  $3 \times 4$  package.



## **Ordering Information**

| Part Number  | Operating<br>Temperature Range | Package                                                                 | Packing Method |
|--------------|--------------------------------|-------------------------------------------------------------------------|----------------|
| FAN6100HMMPX | -40°C to +125°C                | 20-Lead, MLP, QUAD, JEDEC MO-220, 3 mm x 4 mm, 0.5 mm Pitch, Single DAP | Tape & Reel    |

## **Application Diagram**



Figure 1. Typical Application

## **Internal Block Diagram**



Figure 2. Function Block Diagram

## **Marking Information**



F- Fairchild Logo

**Z: Assembly Plant Code** 

X: Year Code Y: Week Code TT: Die Run Code

T: Package Type (MP=MLP)

M: Manufacture Flow Code

Figure 3. Top Mark

## **Pin Configuration**



Figure 4. Pin Assignments

## **Pin Definitions**

| Pin# | Name | Description                                                                                                                                                                                                                                             |  |  |  |
|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1    | VIN  | Input Voltage Detection. This pin is tied to output terminal of the power adaptor to monitor output voltage and supply internal charge pump circuit.                                                                                                    |  |  |  |
| 2    | BLD  | tput Bleeder Current Setting. This pin connects to output terminal of the power adaptor via an<br>ernal resistor to form an output discharging path when mode changes from high-output voltagow-output voltage.                                         |  |  |  |
| 3    | OVP  | Output Over-Voltage-Protection. This pin is used for adaptive output over-voltage protection. Typically an opto-coupler is connected to this pin to generate pull-low protection signal.                                                                |  |  |  |
| 4    | IREF | Reference Output Current Sensing Voltage. The voltage is the amplifying output current sensing voltage. This pin is tied to the internal CC loop amplifier positive terminal.                                                                           |  |  |  |
| 5    | SFB  | Secondary-Side Feedback Signal. Common output terminal of the dual operational transconductance amplifiers with open drain operation. Typically an opto-coupler is connected to this pin to provide feedback signal to the primary-side PWM controller. |  |  |  |
| 6    | VREF | Reference Output Voltage Sensing Voltage. This pin is used to sense the output voltage for CV regulation via resistor divider. It is tied to the internal CV loop amplifier positive terminal.                                                          |  |  |  |
| 7    | SGND | Signal Ground.                                                                                                                                                                                                                                          |  |  |  |
| 8    | COMR | Programmable Cable-Drop Voltage Compensation. An external resistor is connected to this pin to adjust output voltage compensation weighting.                                                                                                            |  |  |  |
| 9    | CSP  | Positive Terminal of Output Current Sensing Amplifier. This pin connects directly to the positive voltage terminal of the current sense resistor. CSP need to be tied to ground of power adaptor via short PCB trace.                                   |  |  |  |
| 10   | CSN  | Negative Terminal of Output Current Sensing Amplifier. This pin connects directly to the negative voltage terminal of the current sense resistor. CSN need to be tied to negative terminal of output capacitor via short PCB trace.                     |  |  |  |
| 11   | SGND | Signal Ground.                                                                                                                                                                                                                                          |  |  |  |
| 12   | DP   | Positive Terminal of Communication Interface. This pin is tied to the USB D+ data line input.                                                                                                                                                           |  |  |  |
| 13   | DN   | Negative Terminal of Communication Interface. This pin is tied to the USB D- data line input.                                                                                                                                                           |  |  |  |
| 14   | QN   | LSB Switch for Mode Selection of Output Current.                                                                                                                                                                                                        |  |  |  |
| 15   | QP   | MSB Switch for Mode Selection of Output Current.                                                                                                                                                                                                        |  |  |  |
| 16   | PGND | Power Ground.                                                                                                                                                                                                                                           |  |  |  |
| 17   | VDD  | Power Supply. IC operating current is supplied through this pin. This pin is typically connected to an external VDD capacitor.                                                                                                                          |  |  |  |
| 18   | СР   | Positive Voltage Terminal of Charge Pump.                                                                                                                                                                                                               |  |  |  |
| 19   | CN   | Negative Voltage Terminal of Charge Pump. An external capacitor is necessary to be connected between CP pin and CN pin.                                                                                                                                 |  |  |  |
| 20   | NC   | No Connect                                                                                                                                                                                                                                              |  |  |  |

#### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol            |                                                      | Parameter                                  | Min. | Max. | Unit |
|-------------------|------------------------------------------------------|--------------------------------------------|------|------|------|
| $V_{VIN}$         | VIN Pin Input Voltage                                | VIN Pin Input Voltage                      |      | 20   | V    |
| V <sub>BLD</sub>  | BLD Pin Input Voltage                                |                                            |      | 20   | V    |
| V <sub>OVP</sub>  | OVP Pin Input Voltage                                |                                            |      | 20   | V    |
| $V_{SFB}$         | SFB Pin Input Voltage                                |                                            | -0.3 | 20   | V    |
| V <sub>IREF</sub> | IREF Pin Input Voltage                               |                                            | -0.3 | 6.0  | V    |
| $V_{VREF}$        | VREF Pin Input Voltage                               |                                            | -0.3 | 6.0  | V    |
| $V_{COMR}$        | COMR Pin Input Voltage                               |                                            | -0.3 | 6.0  | V    |
| $V_{CSP}$         | CSP Pin Input Voltage                                |                                            | -0.3 | 6.0  | V    |
| V <sub>CSN</sub>  | CSN Pin Input Voltage                                |                                            | -0.3 | 6.0  | V    |
| $V_{DP}$          | DP Pin Input Voltage                                 |                                            | -0.3 | 6.0  | V    |
| $V_{DN}$          | DN Pin Input Voltage                                 |                                            | -0.3 | 6.0  | V    |
| $V_{QN}$          | QN Pin Input Voltage                                 |                                            | -0.3 | 6.0  | V    |
| $V_{QP}$          | QP Pin Input Voltage                                 |                                            | -0.3 | 6.0  | V    |
| $V_{DD}$          | VDD Pin Input Voltage                                |                                            | -0.3 | 6.0  | V    |
| $V_{CP}$          | CP Pin Input Voltage                                 |                                            | -0.3 | 6.0  | V    |
| $V_{CN}$          | CN Pin Input Voltage                                 |                                            | -0.3 | 6.0  | V    |
| $P_D$             | Power Dissipation (T <sub>A</sub> =25°C)             |                                            |      | 0.88 | W    |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Air)                 |                                            |      | 110  | °C/W |
| TJ                | Junction Temperature                                 |                                            | -40  | +150 | °C   |
| T <sub>STG</sub>  | Storage Temperature Range                            |                                            | -40  | +150 | °C   |
| TL                | Lead Temperature, (Wave Soldering or IR, 10 Seconds) |                                            |      | +260 | °C   |
|                   |                                                      | Human Body Model, JEDEC:JESD22_A114        |      | 2.5  |      |
| ESD               | Electrostatic Discharge Capability                   | Charged Device Model,<br>JEDEC:JESD22_C101 |      | 2.0  | kV   |

#### Note:

1. All voltage values, except differential voltages, are given with respect to GND pin.

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol             | Parameter             |      | Max. | Unit |
|--------------------|-----------------------|------|------|------|
| TJ                 | Junction Temperature  | -40  | +125 | °C   |
| $V_{DD\text{-}OP}$ | VDD operating voltage | 3.12 | 6.00 | V    |
| V <sub>IN-OP</sub> | VIN operating voltage |      | 16   | V    |

#### **Electrical Characteristics**

Recommended operating conditions, unless otherwise noted.

| Symbol                    | Parameter                                                              | Conditions                                                                   | Min.          | Тур.     | Max.  | Unit |
|---------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------|----------|-------|------|
| VIN Section               |                                                                        |                                                                              |               |          |       |      |
| I <sub>IN-OP-LV</sub>     | Operating Supply Current at 5 V (5 V, 4.8 V, 4.6 V, 4.4 V, 4.2 V, 4 V) | V <sub>IN</sub> =5 V,<br>V <sub>CSP</sub> =100 mV,<br>V <sub>CSN</sub> =0 V  |               | 2.4      | 3.2   | mA   |
| I <sub>IN-OP-HV</sub>     | Operating Supply Current Over 5 V (7 V, 9 V, 12V)                      | V <sub>IN</sub> =12 V,<br>V <sub>CSP</sub> =100 mV,<br>V <sub>CSN</sub> =0 V |               | 1.2      | 2.0   | mA   |
| I <sub>IN-G reen</sub>    | Green Mode Operating Supply Current                                    | V <sub>IN</sub> =5 V,<br>V <sub>CSP</sub> =V <sub>CSN</sub> =0 V             |               | 850      | 1050  | μΑ   |
| I <sub>IN-ST</sub>        | Startup Current                                                        | V <sub>IN</sub> =1 V,<br>V <sub>CSP</sub> =100 mV,<br>V <sub>CSN</sub> =0 V  |               |          | 15    | μΑ   |
| V <sub>IN-UVP-L-LV</sub>  | VIN Under-Voltage-Protection Enable Voltage under 5 V                  |                                                                              | 2.35          | 2.50     | 2.65  | ٧    |
| V <sub>IN-UVP-H-LV</sub>  | VIN Under-Voltage-Protection Disable Voltage under 5 V                 |                                                                              | 2.85          | 3.00     | 3.15  | V    |
| V <sub>IN-UVP-L-7V</sub>  | VIN Under-Voltage-Protection Enable Voltage at 7 V                     |                                                                              | 5.05          | 5.25     | 5.45  | V    |
| V <sub>IN-UVP-H-7V</sub>  | VIN Under-Voltage-Protection Disable Voltage at 7 V                    |                                                                              | 5.75          | 5.95     | 6.15  | V    |
| V <sub>IN-UVP-L-9V</sub>  | VIN Under-Voltage-Protection Enable Voltage at 9 V                     |                                                                              | 6.50          | 6.75     | 7.00  | V    |
| V <sub>IN-UVP-H-9V</sub>  | VIN Under-Voltage-Protection Disable Voltage at 9 V                    |                                                                              | 7.40          | 7.65     | 7.90  | V    |
| V <sub>IN-UVP-L-12V</sub> | VIN Under-Voltage-Protection Enable Voltage at 12 V                    |                                                                              | 8.70          | 9.00     | 9.30  | V    |
| V <sub>IN-UVP-H-12V</sub> | VIN Under-Voltage-Protection Disable Voltage at 12 V                   |                                                                              | 9.85          | 10.20    | 10.55 | V    |
| t <sub>D-VIN-UVP</sub>    | VIN Under-Voltage-Protection Debounce Time                             |                                                                              | 10            | 15       | 20    | ms   |
| V <sub>IN-EN-L</sub>      | Charge-Pump Enable Threshold Voltage                                   |                                                                              | 1.5           | 2.0      | 2.5   | V    |
| V <sub>IN-CP</sub>        | Charge Pump Disable Threshold Voltage                                  |                                                                              | 6.20          | 6.40     | 6.60  | V    |
| V <sub>IN-CP-Hys</sub>    | Hysteresis Voltage for Charge Pump Disable Threshold Voltage           |                                                                              |               | 0.20     |       | V    |
| V <sub>IN-OVP-LV</sub>    | VIN Over-Voltage-Protection Voltage under 5 V                          |                                                                              | 5.80          | 6.00     | 6.20  | V    |
| V <sub>IN-OVP-7V</sub>    | VIN Over-Voltage-Protection Voltage at 7 V                             |                                                                              | 8.10          | 8.40     | 8.70  | V    |
| V <sub>IN-OVP-9V</sub>    | VIN Over-Voltage-Protection Voltage at 9 V                             |                                                                              | 10.50         | 10.80    | 11.10 | V    |
| V <sub>IN-OVP-12V</sub>   | VIN Over-Voltage-Protection Voltage at 12 V                            |                                                                              | 14.00         | 14.40    | 14.80 | V    |
| t <sub>D-VIN-OVP</sub>    | VIN Over-Voltage-Protection Debounce Time                              |                                                                              | 16            | 28       | 40    | μs   |
| VDD Section               | ,                                                                      |                                                                              |               | <u>l</u> | I     |      |
| V <sub>DD-ON</sub>        | Turn-on Threshold Voltage                                              |                                                                              | 3.50          | 3.65     | 3.80  | V    |
| V <sub>DD-OFF</sub>       | Turn-off Threshold Voltage                                             |                                                                              | 3.12          | 3.25     | 3.38  | V    |
| f <sub>S-CP</sub>         | Charge Pump Switching Frequency <sup>(2)</sup>                         |                                                                              | 120           | 125      | 130   | kHz  |
|                           | ection Section                                                         | 1                                                                            | <u>I</u>      | I        | 1     |      |
| QP/QN-M1                  | QP/QN State for Mode 1                                                 |                                                                              | QP=0 and QN=0 |          | 0     |      |
| QP/QN-M2                  | QP/QN State for Mode 2                                                 |                                                                              | QP=0 and QN=1 |          | <br>1 |      |
| QP/QN-M3                  | QP/QN State for Mode 3                                                 |                                                                              | QP=1 and QN=0 |          |       |      |
| QP/QN-M4                  | QP/QN State for Mode 4                                                 |                                                                              | QP=1 and QN=1 |          |       |      |
| t <sub>D_Mode</sub>       | CC Mode Selection De-bounce Time                                       |                                                                              | 3.5           | 4.0      | 4.5   | ms   |

Continued on the following page  $\dots$ 

#### **Electrical Characteristics**

Recommended operating conditions, unless otherwise noted.

| Symbol                       | Parameter                                                                | Conditions | Min.  | Тур.  | Max.  | Unit |
|------------------------------|--------------------------------------------------------------------------|------------|-------|-------|-------|------|
| Constant Curre               | ent Sensing Section                                                      | I          |       | I     | I     |      |
| A <sub>V-CCR</sub>           | Output Current Sensing Amplifier Gain <sup>(3)</sup>                     |            | 9.7   | 10.0  | 10.3  | V/V  |
| V <sub>CSP-CSN-M1</sub>      | Voltage difference between CSP and CSN at Mode 1                         |            | 108.8 | 113.4 | 118.0 | mV   |
| V <sub>CSP-CSN-M2</sub>      | Voltage difference between CSP and CSN at Mode 2                         |            | 133.0 | 138.6 | 144.2 | mV   |
| V <sub>CSP-CSN-M2-12V</sub>  | Voltage difference between CSP and CSN at Mode 2 and 12 V                |            | 100.8 | 105.0 | 109.2 | mV   |
| V <sub>CSP-CSN-M3</sub>      | Voltage difference between CSP and CSN at Mode 3                         |            | 157.2 | 163.8 | 170.4 | mV   |
| V <sub>CSP-CSN-M4</sub>      | Voltage difference between CSP and CSN at Mode 4                         |            | 157.2 | 163.8 | 170.4 | mV   |
| V <sub>CSP-CSN-M4-12V</sub>  | Voltage difference between CSP and CSN at Mode 4 and 12 V                |            | 120.9 | 126.0 | 131.1 | mV   |
| A <sub>V-CCR-UVP</sub>       | Constant Current Attenuator for V <sub>IN</sub> Under-Voltage Protection |            |       |       | 0.125 | V/V  |
| V <sub>CSP-CSN_Green-L</sub> | Voltage difference between CSP and CSN to Enable Green Mode              |            | 42    | 47    | 52    | mV   |
| V <sub>CSP-CSN_Green-H</sub> | Voltage difference between CSP and CSN to Disable Green Mode             |            | 55.4  | 63.0  | 70.6  | mV   |
| t <sub>Green-BLANK</sub>     | Green Mode Blanking Time at Startup <sup>(3)</sup>                       |            |       | 40    |       | ms   |
| Constant Volta               | age Sensing Section                                                      |            |       |       |       |      |
| $V_{\text{CVR-4V}}$          | Reference Voltage for Constant Voltage Regulation at 4 V                 |            | 0.770 | 0.800 | 0.830 | V    |
| V <sub>CVR-4.2V</sub>        | Reference Voltage for Constant Voltage Regulation at 4.2 V               |            | 0.810 | 0.840 | 0.870 | V    |
| V <sub>CVR-4.4V</sub>        | Reference Voltage for Constant Voltage Regulation at 4.4 V               |            | 0.850 | 0.880 | 0.910 | V    |
| V <sub>CVR-4.6V</sub>        | Reference Voltage for Constant Voltage Regulation at 4.6 V               |            | 0.890 | 0.920 | 0.950 | V    |
| V <sub>CVR-4.8V</sub>        | Reference Voltage for Constant Voltage Regulation at 4.8 V               |            | 0.930 | 0.960 | 0.990 | V    |
| V <sub>CVR-5V</sub>          | Reference Voltage for Constant Voltage Regulation at 5 V                 |            | 0.980 | 1.000 | 1.020 | V    |
| V <sub>CVR-7V</sub>          | Reference Voltage for Constant Voltage Regulation at 7 V                 |            | 1.375 | 1.400 | 1.425 | V    |
| V <sub>CVR-9V</sub>          | Reference Voltage for Constant Voltage Regulation at 9 V                 |            | 1.765 | 1.800 | 1.835 | V    |
| V <sub>CVR-12V</sub>         | Reference Voltage for Constant Voltage Regulation at 12 V                |            | 2.355 | 2.400 | 2.445 | V    |
| Cable Drop Co                | empensation Section                                                      |            |       |       |       |      |
| K <sub>COMR-CDC</sub>        | Design Parameter for Cable-Drop Voltage Compensation                     |            | 0.90  | 1.00  | 1.10  | μA/V |
| Constant Curre               | ent Amplifier Section                                                    |            |       |       |       |      |
| G <sub>m-CC</sub>            | CC Amplifier Transconductance <sup>(3)</sup>                             |            |       | 3.5   |       | S    |
| f <sub>P-CC</sub>            | CC Amplifier Dominate Pole <sup>(3)</sup>                                |            |       | 10    |       | kHz  |
| R <sub>CC-IN-CC</sub>        | CC Amplifier Input Resistor <sup>(3)</sup>                               |            | 8.50  | 13.75 | 19.00 | kΩ   |

Continued on the following page...

#### **Electrical Characteristics**

Recommended operating conditions, unless otherwise noted.

| Symbol                    | Parameter                                         | Conditions                                                                                   | Min.  | Тур.  | Max.  | Unit |
|---------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------|-------|-------|-------|------|
| Constant Volt             | age Amplifier Section                             | •                                                                                            |       |       | •     |      |
| G <sub>m-CV</sub>         | CV Amplifier Transconductance <sup>(3)</sup>      |                                                                                              |       | 3.5   |       | S    |
| $f_{P-CV}$                | CV Amplifier Dominate Pole <sup>(3)</sup>         |                                                                                              |       | 10    |       | kHz  |
| I <sub>Bias-IN-CV</sub>   | CV Amplifier Input Bias Current <sup>(3)</sup>    |                                                                                              |       |       | 30    | nA   |
| Output Bleede             |                                                   |                                                                                              |       |       |       |      |
| $I_{BLD}$                 | Output Bleeder Current <sup>(3)</sup>             |                                                                                              | 100   |       | 700   | mΑ   |
| t <sub>BLD</sub>          | Output Bleeder Current Discharging Time           |                                                                                              | 290   | 320   | 350   | ms   |
| Secondary-Sig             | de Feedback Section                               | •                                                                                            | I.    | I.    |       |      |
| I <sub>SFB-Sink-MAX</sub> | Maximum SFB Pin Sink Current (3)                  |                                                                                              | 2     |       |       | mΑ   |
| OVP Section               | 1                                                 |                                                                                              | l     | l     |       |      |
| OVP-Sink-MAX              | Maximum OVP Pin Sink Current                      |                                                                                              | 2     |       |       | mA   |
| FCP-Single Pr             | rotocol Section                                   |                                                                                              | l .   | l .   | 1     |      |
| $V_{DPL}$                 | DP Low Level Threshold Voltage                    | BC1.2 Detection                                                                              | 0.23  | 0.25  | 0.27  | V    |
| V <sub>DNL</sub>          | DN Low Level Threshold Voltage                    | BC1.2 Detection                                                                              | 0.30  | 0.35  | 0.40  | V    |
| t <sub>BC1.2</sub>        | DP and DN High Debounce Time                      |                                                                                              | 1.0   |       | 1.5   | S    |
| R <sub>DP</sub>           | DP Resistance                                     |                                                                                              | 300   | 500   | 700   | kΩ   |
| R <sub>DN</sub>           | DN Pull-Low Resistance                            |                                                                                              | 14.25 | 19.53 | 24.80 | kΩ   |
| t <sub>TOGGLE</sub>       | DN Low Debounce Time after BC1.2 Detection        |                                                                                              |       |       | 1     | ms   |
| V <sub>DN_HI</sub>        | DN High Threshold Voltage                         |                                                                                              | 1     |       |       | V    |
| $V_{DN\_LO}$              | DN Low Threshold Voltage                          |                                                                                              |       |       | 0.5   | V    |
| T <sub>DN_FLT</sub>       | DN Detection Debounce Time <sup>(3)</sup>         |                                                                                              |       | 50    |       | μs   |
| T <sub>START</sub>        | Minimum Low in the Beginning of Control Signal    |                                                                                              | 20    |       |       | ms   |
| T <sub>5V_LS</sub>        | Low-Speed Mode - Period for Voltage Reset to 5 V  |                                                                                              | 8     | 10    | 12    | ms   |
| T <sub>SV+_LS</sub>       | Low-Speed Mode - Period for Voltage Increase      |                                                                                              | 13.3  | 15.3  | 17.3  | ms   |
| T <sub>5V_HS</sub>        | High-Speed Mode - Period for Voltage Reset to 5 V |                                                                                              | 77    | 102   | 127   | μs   |
| T <sub>SV+ _HS</sub>      | High-Speed Mode - Period for Voltage Increase     |                                                                                              | 157   | 182   | 206   | μs   |
|                           | s Protocol Section                                | •                                                                                            |       |       |       |      |
| t <sub>ON_CCA</sub>       | Current Control Pattern Timing On Time (A)        |                                                                                              | 410   | 500   | 600   | ms   |
| t <sub>ON_CCB</sub>       | Current Control Pattern Timing On Time (B)        |                                                                                              | 220   | 300   | 370   | ms   |
| t <sub>ON_CCC</sub>       | Current Control Pattern Timing On Time (C)        |                                                                                              | 50    | 100   | 150   | ms   |
| t <sub>ON_CCD</sub>       | Current Control Pattern Timing Off Time (D)       |                                                                                              | 50    | 100   | 150   | ms   |
| V <sub>REF_H_PE</sub>     | Current Sense High Threshold Voltage              | Max. Current Control Low Current is 130 m A and Min. Current Control High Current is 350 m A | 9.3   | 13.3  | 17.3  | mV   |
| V <sub>REF_Hys</sub>      | Hysteresis for Current Sense Low signal Detection |                                                                                              |       | 2     |       | mV   |
| T <sub>WDT</sub>          | Current Plug-Out Detection Debounce Time          |                                                                                              | 180   |       | 240   | ms   |

#### Notes:

- 2. Guaranteed for temperature range -5°C ~85°C.
- 3. Guaranteed by design



Figure 5.V<sub>DD</sub> Turn-On Threshold Voltage (V<sub>DD-ON</sub>) vs. Temperature



Figure 7. Operating Current Under 5 V (I<sub>IN-OP-LV</sub>) vs. Temperature



Figure 9. Voltage Difference between CSP and CSN at Mode 1 (V<sub>CSP-CSN-M1</sub>) vs. Temperature



Figure 11. Voltage Difference between CSP and CSN Figure 12. Voltage Difference between CSP and CSN Mode 2 and 12 V (V<sub>CSP-CSN-M2-12V</sub>) vs. Temperature



Figure 6.V<sub>DD</sub> Turn-Off Threshold Voltage (V<sub>DD-OFF</sub>) vs. Temperature



Figure 8. Operating Current Over 5 V (I<sub>IN-OP-HV</sub>) vs. Temperature



Figure 10. Voltage Difference between CSP and CSN at Mode 2 (V<sub>CSP-CSN-M2</sub>) vs. Temperature



at Mode 3 (V<sub>CSP-CSN-M3</sub>) vs. Temperature



1.1 0.9 0.7 0.5 -40°C -30°C -15°C 0°C 25°C 50°C 75°C 85°C 100°C 125°C Temperature (°C)

Figure 13. Voltage Difference between CSP and CSN at Mode 4 (V<sub>CSP-CSN-M4</sub>) vs. Temperature



Figure 14. Voltage Difference between CSP and CSN at Mode 4 and 12 V (V<sub>CSP-CSN-M4-12V</sub>)vs. Temperature



to Enable Green Mode (V<sub>CSP-CSN-Green-L</sub>) vs. Temperature



Figure 15. Voltage Difference between CSP and CSN Figure 16. Voltage Difference between CSP and CSN to Disable Green Mode (V<sub>CSP-CSN-Green-H</sub>) vs. Temperature



Figure 17. Reference Voltage for CV Regulation at 4 V (V<sub>CVR-4V</sub>) vs. Temperature



Figure 18. Reference Voltage for CV Regulation at 4.2 V (V<sub>CVR-4.2</sub>V) vs. Temperature



Figure 19. Reference Voltage for CV Regulation at 4.4 V (V<sub>CVR-4.4V</sub>) vs. Temperature

Figure 20. Reference Voltage for CV Regulation at 4.6 V (V<sub>CVR-4.6V</sub>) vs. Temperature



Figure 21. Reference Voltage for CV Regulation at 4.8 V (V<sub>CVR-4.8V</sub>) vs. Temperature



Figure 23. Reference Voltage for CV Regulation at 7 V (V<sub>CVR-7V</sub>) vs. Temperature



Figure 25. Reference Voltage for CV Regulation at 12 V  $(V_{CVR-12V})$  vs. Temperature



Figure 27.  $V_{IN}$  OVP Voltage at 7 V  $(V_{IN-OVP-7V})$  vs. Temperature



Figure 22. Reference Voltage for CV Regulation at 5 V ( $V_{CVR-5V}$ ) vs. Temperature



Figure 24. Reference Voltage for CV Regulation at 9 V (V<sub>CVR-9V</sub>) vs. Temperature



Figure 26. V<sub>IN</sub> OVP Voltage Under 5 (V<sub>IN-OVP-LV</sub>) vs. Temperature



Figure 28. V<sub>IN</sub> OVP Voltage at 9 V (V<sub>IN-OVP-9V</sub>) vs. Temperature



Figure 29. V<sub>IN</sub> UVP Disable Voltage at 9 V (V<sub>IN-UVP-H-9V</sub>) vs. Temperature



Figure 31.  $V_{IN}$  UVP Disable Voltage at 12 V  $(V_{IN-UVP-H-12V})$  vs. Temperature



Figure 33. DP Low Level Threshold Voltage (V<sub>DPL</sub>) vs. Temperature



Figure 30. V<sub>IN UVP</sub> Enable Voltage at 12 V (V<sub>IN-UVP-L-12V</sub>) vs. Temperature



Figure 32. Charge Pump Disable Threshold Voltage (V<sub>IN-CP</sub>) vs. Temperature



Figure 34. DN Low Level Threshold Voltage (V<sub>DNL</sub>) vs. Temperature

#### **Functional Description**

The highly integrated secondary-side power Constant Voltage and Constant Current Controller FAN6100HM is compatible with MediaTek Pump Express TM Plus fast-Fairchild's FCP-Single charging and own communication protocol for quick charger applications. It can be an optimal solution for quick charger requirement. The FAN6100HM enables power supply's output voltage adjustment if it detects a protocol capable mobile phone and/ or tablet. When a compliant powered device is detected, the FAN6100HM will produce BC1.2 procedure then will be ready to acknowledge which protocol comes in. At that moment Output voltage is generated to 5 V as default and then changes to 7 V, 9 V or 12 V to meet quick charger requirements of HVDCP power supplies. These voltages are based on the capabilities of the downstream device. The downstream device requests an output voltage for the HVDCP power supply. If a non compliant powered device is detected, the controller disables adaptive output voltage to ensure safe operation with smart phones and tablets that support only 5 V.

The controller consists of two operational amplifiers for Constant Voltage (CV) and Constant Current (CC) regulation with adjustable references voltage. The CC control loop also incorporates a current sense amplifier with a gain of 10. Outputs of the CV and CC amplifiers are tied together in open drain configuration. FAN6100HM also incorporates an internal charge pump circuit to maintain CC regulation down to the power supply's output voltage,  $V_{BUS}$  of 2 V without an external voltage supply to the IC. Programmable cable voltage drop compensation allows precise CV regulation at the end of USB cable via adjusting one external resistor.

Protection functions of the FAN6100HM include adaptive  $V_{IN}$  Over-Voltage Protection ( $V_{IN}$  OVP) and adaptive  $V_{IN}$  Under-Voltage Protection ( $V_{IN}$  UVP).

#### **Constant-Voltage Regulation Operation**

Figure 35 shows the primary-side internal PWM control circuit of the FAN501A and secondary side regulator circuit of the FAN6100HM which consists of two operational amplifiers for Constant Voltage (CV) and Constant Current (CC) regulation with adjustable voltage references.

The constant voltage (CV) regulation is implemented in the same way as the conventional isolated power supply. Output voltage is sensed on the VREF pin via the resistor divider,  $R_{\text{F1}}$  and  $R_{\text{F2}}$  and compared with the internal reference voltage for constant voltage regulation  $(V_{\text{CVR}})$  to generate a CV compensation signal (COMV) on the SFB pin. The compensation signal is transferred to the primary-side using an opto-coupler and applied to the PWM comparator through attenuator Av to determine the duty cycle.

#### **Constant-Current Regulation Operation**

The constant current (CC) regulation is implemented with sensing the output current. The output current is sensed via the current-sense resistor (R<sub>CS</sub>) connected between the CSP and CSN pins and placed on the output ground return path. The sensed signal is amplified by internal current sensing amplifier A<sub>V-CCR</sub> before the amplified current feedback signal is fed into the positive terminal of the internal operational amplifier and compared with the internal reference voltage for constant current regulation (V<sub>CCR</sub>) to generate a CC compensation signal (COMI) on the SFB pin. The compensation signal is transferred to the primary-side using an opto-coupler to the primary-side PWM controller.



Figure 35. Internal PWM Control Circuit



Figure 36. PWM Operation for CV and CC

 $V_{EA}$  is compared with an internal sawtooth waveform ( $V_{SAW}$ ) by PWM comparators to determine the duty cycle. As seen in Figure 35, output of the comparator is used as a reset signal of flip-flop to determine the MOSFET turn-off instant. The lower signal, either COMV or COMI, is transferred to the primary-side to determine the duty cycle, as shown in Figure 36. During CV regulation, COMV is transferred to the primary-side to determine the duty cycle while COMI is saturated to HIGH. During CC regulation, COMI is transferred to the primary-side to determine the duty cycle while COMV is saturated to HIGH.

#### **Green Mode Operation**

FAN6100HM has Green Mode operation with low quiescent current consumption (< 850  $\mu A$ ). During green mode, the charge pump function is disabled to reduce power consumption. The FAN6100HM enters green mode when the amplified output current sensed signal is smaller than 47 mV. If amplified output current sensed signal increases to be greater than 63 mV, FAN6100HM leaves green mode and the charge pump function is enabled.

Once FAN6100HM enters green mode, the operating current is also reduced from 2.4 mA to 850  $\mu$ A to minimize power consumption. It provides low power consumption by the green mode operation at no load.

#### **Constant Current Mode Selection**

FAN6100HM provides flexible output CC choice for a variety of power rating designs. The control signal is a logic level signal for constant current mode determined by QP and QN pin settings. The output constant current mode selection specifications are as follows:

Table 1. Mode Descriptions and Settings

| Mode Description | Mode Setting   |
|------------------|----------------|
| Mode 1           | QP=0 and QN=0  |
| Mode 2           | QP=0 and QN=1  |
| Mode 3           | QP=1 and QN =0 |
| Mode 4           | QP=1 and QN =1 |

For mode 1 setting, it is fixative output CC 2 A for each output voltage level. The specifications are as follows:

Table 2. Mode 1 Specifications

| Output Voltage | Rated Current |
|----------------|---------------|
| 4 V            |               |
| 4.2 V          |               |
| 4.4 V          |               |
| 4.6 V          |               |
| 4.8 V          | 2 A           |
| 5 V            |               |
| 7 V            |               |
| 9 V            |               |
| 12 V           |               |

For Mode 2 setting, it is fixative CC output 2.5 A except for 12 V mode. The specifications are as follows:

Table 3. Mode 2 Specifications

| Output Voltage | Rated Current |
|----------------|---------------|
| 4 V            |               |
| 4.2 V          |               |
| 4.4 V          |               |
| 4.6 V          | 2.5 A         |
| 4.8 V          | - 2.5 A       |
| 5 V            |               |
| 7 V            |               |
| 9 V            |               |
| 12 V           | 1.87 A        |

For Mode 3 setting, it is fixative CC output 3 A for each output voltage level. The specifications are as follows:

Table 4. Mode 3 Specifications

| Output Voltage | Rated Current |
|----------------|---------------|
| 4 V            |               |
| 4.2 V          |               |
| 4.4 V          |               |
| 4.6 V          |               |
| 4.8 V          | 3 A           |
| 5 V            |               |
| 7 V            |               |
| 9 V            |               |
| 12 V           |               |

For Mode 4 setting, it is fixative CC output 3 A except for 12 V mode. The specifications are as follows:

Table 5. Mode 4 Specifications

| Output Voltage | Rated Current |
|----------------|---------------|
| 4 V            |               |
| 4.2 V          |               |
| 4.4 V          |               |
| 4.6 V          | 3 A           |
| 4.8 V          | 3 A           |
| 5 V            |               |
| 7 V            |               |
| 9 V            |               |
| 12 V           | 2.25 A        |

#### **Cable Voltage Drop Compensation**

FAN6100HM incorporates programmable cable voltage drop compensation function via adjusting one external resistor to maintain constant voltage regulation at the end of USB cable.

Figure 37 shows the internal block of the cable voltage drop compensation function. Output current information is obtained from the amplified current sensing voltage. Depending on the weighting of the external resistor, the current signal is modulated to offset the CV loop reference voltage,  $V_{\text{CVR}}$ . Thus, output voltage is increased by this offset voltage on the CV loop reference to compensate for cable voltage drop.



Figure 37. Cable Voltage Drop Compensation Block

#### **Supply Voltage and Charge Pump Operation**

Figure 38 shows the supply voltage circuit, including  $V_{DD}$  and the charge-pump circuit. FAN6100HM can withstand up to 20 V on the VIN pin and enable this pin to be connected directly to the output terminal of a power supply.

During startup, the charge-pump circuit is enabled when  $V_{\text{IN}}$  voltage is larger than 2 V and disabled after 40 ms from

the  $V_{DD}$  voltage reaches  $V_{DD\text{-}ON}$  (3.65 V). The charge-pump circuit is used to boost the  $V_{DD}$  voltage to maintain normal operation for the controller when output voltage is low. The charge-pump stage includes a Low Dropout (LDO) preregulator and a charge-pump circuit. The LDO preregulator regulates the input voltage of charge-pump circuit to 2.7 V and then boosts up the  $V_{DD}$  voltage when VIN is lower than  $V_{IN\text{-}CP}$  (6.4 V) and out of Green Mode. When  $V_{IN}$  is greater than the value 6.2 V which subtract  $V_{IN\text{-}CP}$  from  $V_{IN\text{-}CP\text{-}Hy\text{s}}$  or lower than  $V_{IN\text{-}CP}$  (6.4 V) in Green Mode, the charge-pump circuit is disabled and the VIN voltage is fed directly to  $V_{DD}$ .

When charge-pump circuit is disabled, output capacitor supplies charging current to charge the hold-up capacitor  $C_{VDD}$ . The  $V_{DD}$  voltage is clamped at 5.4 V by internal Zener diode when the charge-pump circuit is disabled.



Figure 38. Supply Voltage Block

#### **Output Bleeder Section**

For HVDCP power supply applications, a discharge path on the output of the HVDCP power supply is necessary to ensure that a high output voltage level can transfer to a low output voltage level quickly during mode changes. This is especially critical under no-load condition where the natural decay rate of the output voltage is low. To enable output bleeder function when the mode changes from high output voltage to low output voltage can ensure short voltage transition time.

Figure 39 shows the internal block of output bleeder function. The FAN6100HM implements the output bleeder function to discharge the output voltage rapidly during mode changes. The BLD pin is connected to the output voltage terminal as the discharging path. When the high output voltage to low output voltage mode change signal is initiated, an internal switch is turned on to discharge the output voltage. The switch stays on until  $t_{\rm BLD-MAX}$  is reached. The BLD pin can withstand up to 20 V and enable this pin to be connected directly to the output terminal of a HVDCP power supply.



Figure 39. Output Bleeder Function

#### **V<sub>IN</sub> Over-Voltage-Protection (OVP)**

Figure 40 shows the  $V_{IN}$  over-voltage protection (OVP) block, which is adaptive operated according to mode condition. Output voltage is sensed through the VIN pin for OVP detection. Once output voltage rises to  $V_{IN-OVP}$  by each mode and then  $V_{IN}$  OVP is triggered, where  $V_{IN}$  OVP occurs, the OVP pin is pulled down to ground through an internal switch until  $V_{DD-OFF}$  (3.25 V) is reached.



Figure 40. V<sub>IN</sub> Over-Voltage-Protection

#### **VIN Under-Voltage-Protection (UVP)**

Figure 41 shows the  $V_{IN}$  under-voltage protection ( $V_{IN}$  UVP) block. The output current is reduced to protect the system at 5 V, 7 V, 9 V and 12 V condition when  $V_{IN}$  UVP function is triggered. Once output voltage drops below  $V_{IN-UVP-L}$ , the CC reference voltage  $V_{CCR}$  is adjusted and modified by  $A_{V-CCR-UVP}$ . The output current can be calculated as:

$$I_{O\_CC} \le \frac{V_{CSP-CSN}}{R_{CS}} \cdot A_{V-CCR-UVP} \tag{1}$$



Figure 41.V<sub>IN</sub> Under-Voltage Protection Block Protocol Communication

#### (1) MediaTek Pump Express<sup>™</sup> Plus Fast-Charging

FAN6100HM is compatible with MediaTek Pump Express TM Plus fast-charging which can permit receiving output voltage change signal by CSP and CSN pin signal. There are two kinds of output current control patterns, one is for output voltage growth, and another is for output voltage reduction, shown in Figure 42 and Figure 43 FAN6100HM monitors the output current control patterns by the CSP and CSN pins.

FAN6100HM not only support MediaTek Pump Express Plus fast-charging for 5 V to 12 V quick charger application but also support for 4 V to 5 V low output voltage charger solution.



Figure 42. Output Current Control Pattern for Output Voltage Growth



Figure 43.Output Current Control Pattern for Output Voltage Reduction

(2) Fairchild's FCP-Single Communication Protocol FAN6100HM can be compatible with Fairchild's own FCP-Single communication protocol includes high-speed mode and low-speed mode to apply high-end processor and low-end processor application. For FCP-Single communication protocol detection, it uses the DN signal to determine output voltage of the HVDCP power supply. There are four types of the control signal for the output voltage adjustment, 1. Output voltage increase (SV+\_HS) for high-speed mode detection 2. Output voltage returns to 5 V (S5V\_HS) for high-speed mode detection 3. Output voltage increase (SV+\_LS) for low-speed mode detection. Figure 44 shows FCP-Single communication protocol control signal waveform.



Figure 44.FCP-Single Communication Protocol Control Signal Waveform

#### **Applications Information**

#### **Constant Current Mode Selection**

For mode 1 setting, QP and QN should be connected to ground as low level signal.

For mode 2 setting, QP should be connected to ground as low level signal and QN can be open to generate high level signal.

For Mode 3 setting, QN should be connected to ground as low level signal and QP can be open to generate high level signal.

For Mode 4 setting, QP and QN should be open to generate high level signal.

## **Setting Output Voltage Sensing Resistor** for VREF Pin

The output voltage can be derived by setting  $R_{\text{F1}}$  and  $R_{\text{F2}}$ , as calculated by:

$$V_O = V_{CVR} \cdot \frac{R_{F1} + R_{F2}}{R_{F2}} \tag{2}$$

Considering the low stand-by power request and the noise immunity for VREF, it is typical to select currents, which is flowing current through resistor divider, range from 100  $\mu A$  up to 250  $\mu A$  can be used.

## **Setting Secondary Side Output Constant Current Sensing Resistor**

The constant current point  $(I_{O\_CC})$  can be set by selecting the current sensing resistor as:

$$I_{O\_CC} = \frac{V_{CSP-CSN}}{R_{CS}} \tag{3}$$

#### Setting Capacitance for V<sub>DD</sub> and Charge-Pump Circuit

FAN6100HM can withstand up to 20 V on the VIN pin and enable this pin to be connected directly to the output terminal of a power supply. It is typical to use a 100  $\Omega$  resistor between the VIN pin and the output terminal of a power supply and then connect 470 nF capacitor on VIN pin if ESD immunity need to be enhanced.

The charge-pump circuit needs an external capacitor,  $C_{CP}$ , typically 220 nF~1  $\mu$ F, as the energy storage element. To stabilize the operation of the clamping LDO stage, it is typical to use 1  $\mu$ F capacitor to keep the LDO loop stable. The  $C_{VDD}$  typically 220 nF~1  $\mu$ F, as the energy storage element

#### **Select Cable Drop Compensation Resistor**

The external compensation resistor,  $R_{\text{COMR}}, \mbox{ can be calculated by:} \label{eq:compensation}$ 

$$R_{COMR} = \frac{R_{F2}}{R_{F1} + R_{F2}} \cdot \frac{R_{Cable}}{R_{CS}} \cdot \frac{1}{A_{V-CCR}} \cdot \frac{1}{K_{COMR-CDC}}$$
(4)

 $R_{F1}$  and  $R_{F2}$  = output feedback resistor divider

derived from Eq. (2);

 $R_{Cable}$  = cable resistance;

 $R_{CS}$  = current sensing resistor derived from

Eq. (3);

 $K_{COMR-CDC}$  = cable compensation design parameter

of the controller, which is 1.0 μA/V;

and

 $A_{V-CCR}$  = derived from Eq. (3), 10 V/V.

#### **Setting Bleeder Resistor**

The BLD pin can withstand up to 20 V, and enables this pin to be connected directly to the output terminal of a HVDCP power supply. The output voltage should not be lower than 4.1 V at output voltage transition. For short transition time, adding a 2-step bleeder circuit,  $(5.1 \text{ V} \text{ Zener diode}, \text{ and one resistance } (R_{BLD}))$  is recommended to avoid output voltage drop deeply.

The first step bleeder current is determined by internal constant current design, the type value is 240 mA. The second step bleeder discharging current ( $I_{BLD}$ ) can be adjusted by external bleeder series resistor ( $R_{BLD}$ ), calculated as:

$$I_{BLD} = \frac{V_O}{R_{BLD}} \tag{5}$$

where RBLD is bleeder resistor connected between the output side and the BLD pin.



Figure 45. Output Bleeder Function

## **Typical Application Circuit**



Figure 46. Schematic of Typical Application 24 W Circuit

## **Transformer Specification**

Core: EQ20 Bobbin: EQ20



Figure 47. Transformer Diagram

Table 6. Transformer Winding and Specification

| Winding | Terminal  |         | \A/:        | Turns | Isolation Layer |  |
|---------|-----------|---------|-------------|-------|-----------------|--|
|         | Start Pin | End Pin | Wire        | Turns | Turns           |  |
| N1-1    | 4         | 3       | 0.32 mm×1   | 30    | 2               |  |
| No      | 2         | 1       | 0.18 mm×2   | 9     | 2               |  |
| N2      | 1         | х       | 0.18 mm×2   | 9     | 2               |  |
| N3      | Fly+      | FLY-    | 0.75 mm×1   | 5     | 2               |  |
| N3      | 1         | х       | Copper-Foil | 1     | 2               |  |
| N1-2    | 3         | 5       | 0.32 mm×1   | 15    | 2               |  |
|         | •         | CORE    | - EQ20      | •     | •               |  |
|         |           | Bobbir  | n – EQ20    |       |                 |  |

| Inductance        | 1-2 | 700 μH± 7%     | 100 kHz         |  |
|-------------------|-----|----------------|-----------------|--|
| Effective Leakage | 1-2 | <20 µH Maximum | Short Other Pin |  |

Table 7. System Performance

| Vo   | V <sub>IN</sub>     | Standby<br>Power | Output Loading |        |        |        |        | Average    |
|------|---------------------|------------------|----------------|--------|--------|--------|--------|------------|
|      |                     |                  | 0.2 A          | 0.5 A  | 1 A    | 1.5 A  | 2 A    | Efficiency |
| 5 V  | 115 V <sub>AC</sub> | 15.5 mW          | 82.55%         | 85.20% | 85.41% | 86.51% | 87.43% | 86.14%     |
|      | 230 V <sub>AC</sub> | 16.1 mW          | 79.45%         | 82.81% | 84.39% | 87.60% | 87.51% | 85.58%     |
| 9 V  | 115 V <sub>AC</sub> | 33.3 mW          | 86/88%         | 87.78% | 88.41% | 88.59% | 89.14% | 88.48%     |
|      | 230 V <sub>AC</sub> | 34.4 mW          | 83.18%         | 85.94% | 88.83% | 90.23% | 89.64% | 88.66%     |
| 12 V | 115 V <sub>AC</sub> | 52.0 mW          | 83.59%         | 84.55% | 88.00% | 88.93% | 89.45% | 87.73%     |
|      | 230 V <sub>AC</sub> | 55.0 mW          | 83.62%         | 86.34% | 88.83% | 89.45% | 90.71% | 88.83%     |









#### NOTES:

- A. DOES NOT FULLY CONFORMS TO JEDEC REGISTRATION MO-220.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009.
- D. LAND PATTERN RECOMMENDATION IS BASED ON FSC DESIGN ONLY.
- E. DRAWING FILENAME: MKT-MLP20Drev2.
- F. FAIRCHILD SEMICONDUCTOR.



ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative