# MC14007UB # **Dual Complementary Pair Plus Inverter** The MC14007UB multipurpose device consists of three N-Channel and three P-Channel enhancement mode devices packaged to provide access to each device. These versatile parts are useful in inverter circuits, pulse-shapers, linear amplifiers, high input impedance amplifiers, threshold detectors, transmission gating, and functional gating. #### **Features** - Diode Protection on All Inputs - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Capable of Driving Two Low-power TTL Loads or One Low-power Schottky TTL Load Over the Rated Temperature Range - Pin-for-Pin Replacement for CD4007A or CD4007UB - This device has 2 outputs without ESD Protection. Antistatic precautions must be taken. - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - This Device is Pb-Free and is RoHS Compliant #### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>) | Symbol | Parameter | Value | Unit | |------------------------------------|---------------------------------------------------|------------------------------|------| | $V_{DD}$ | DC Supply Voltage Range | -0.5 to +18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient) | –0.5 to V <sub>DD</sub> +0.5 | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10 | mA | | P <sub>D</sub> | Power Dissipation, per Package (Note 1) | 500 | mW | | T <sub>A</sub> | Ambient Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature<br>(8 second Soldering) | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Temperature Derating: "D/DW" Package: -7.0 mW/°C from 65°C 5o 125°C. # ON Semiconductor® http://onsemi.com SOIC-14 D SUFFIX CASE 751A #### **PIN ASSIGNMENT** #### MARKING DIAGRAM A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G = Pb-Free Indicator #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. Figure 1. Typical Application: 2-Input Analog Multiplexer Figure 2. Schematic #### MC14007UB #### **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | -55 | 5°C | | 25°C | | 125 | 5°C | | |-----------------|--------------------------------------------------------------------------------------------------------|------------------------|-------------------------------|----------------------|-------------------------------|-------------------------------------------------|----------------------|-------------------------------|----------------------|------| | Symbol | Characteristic | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 2) | Max | Min | Max | Unit | | V <sub>OL</sub> | Output Voltage "0" Level $V_{in} = V_{DD}$ or 0 | 5.0<br>10<br>15 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | Vdc | | V <sub>OH</sub> | V <sub>in</sub> = 0 or V <sub>DD</sub> "1" Level | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | -<br>-<br>- | Vdc | | V <sub>IL</sub> | Input Voltage "0" Level $(V_O = 4.5 \text{ Vdc})$ $(V_O = 9.0 \text{ Vdc})$ $(V_O = 13.5 \text{ Vdc})$ | 5.0<br>10<br>15 | -<br>-<br>- | 1.0<br>2.0<br>2.5 | -<br>-<br>- | 2.25<br>4.50<br>6.75 | 1.0<br>2.0<br>2.5 | -<br>-<br>- | 1.0<br>2.0<br>2.5 | Vdc | | V <sub>IH</sub> | $(V_O = 0.5 \text{ Vdc})$ "1" Level<br>$(V_O = 1.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ Vdc})$ | 5.0<br>10<br>15 | 4.0<br>8.0<br>12.5 | | 4.0<br>8.0<br>12.5 | 2.75<br>5.50<br>8.25 | | 4.0<br>8.0<br>12.5 | | Vdc | | I <sub>OH</sub> | Output Drive Current | 5.0<br>5.0<br>10<br>15 | -3.0<br>-0.64<br>-1.6<br>-4.2 | -<br>-<br>- | -2.4<br>-0.51<br>-1.3<br>-3.4 | -5.0<br>-1.0<br>-2.5<br>-10 | -<br>-<br>- | -1.7<br>-0.36<br>-0.9<br>-2.4 | | mAdc | | I <sub>OL</sub> | $(V_{OL} = 0.4 \text{ Vdc})$ Sink $(V_{OL} = 0.5 \text{ Vdc})$ $(V_{OL} = 1.5 \text{ Vdc})$ | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | -<br>-<br>- | 0.51<br>1.3<br>3.4 | 1.0<br>2.5<br>10 | -<br>-<br>- | 0.36<br>0.9<br>2.4 | -<br>-<br>- | mAdc | | l <sub>in</sub> | Input Current | 15 | _ | ±0.1 | _ | ±0.00001 | ±0.1 | - | ±1.0 | μAdc | | C <sub>in</sub> | Input Capacitance<br>(V <sub>in</sub> = 0) | - | - | - | - | 5.0 | 7.5 | _ | - | pF | | I <sub>DD</sub> | Quiescent Current<br>(Per Package) | 5.0<br>10<br>15 | -<br>-<br>- | 0.25<br>0.5<br>1.0 | -<br>-<br>- | 0.0005<br>0.0010<br>0.0015 | 0.25<br>0.5<br>1.0 | -<br>-<br>- | 7.5<br>15<br>30 | μAdc | | I <sub>T</sub> | Total Supply Current (Notes 3 and 4)<br>(Dynamic plus Quiescent,<br>Per Gate) (C <sub>L</sub> = 50 pF) | 5.0<br>10<br>15 | | | $I_{T} = (1.$ | 7 μA/kHz) f +<br>4 μA/kHz) f +<br>2 μA/kHz) f + | + I <sub>DD</sub> /6 | | | μAdc | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 2. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. 3. The formulas given are for the typical characteristics only at 25°C. 4. To calculate total supply current at loads other than 50 pF: I<sub>T</sub>(C<sub>L</sub>) = I<sub>T</sub>(50 pF) + (C<sub>L</sub> – 50) Vfk where: I<sub>T</sub> is in μA (per package), C<sub>L</sub> in pF, V = (V<sub>DD</sub> – V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.003. # **SWITCHING CHARACTERISTICS** (Note 5) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ ) | Symbol | Characteristic | V <sub>DD</sub><br>Vdc | Min | Typ<br>(Note 6) | Max | Unit | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------|-----------------|-----------------|------| | t <sub>TLH</sub> | Output Rise Time $t_{TLH} = (1.2 \text{ ns/pF}) \text{ C}_{L} + 30 \text{ ns} \\ t_{TLH} = (0.5 \text{ ns/pF}) \text{ C}_{L} + 20 \text{ ns} \\ t_{TLH} = (0.4 \text{ ns/pF}) \text{ C}_{L} + 15 \text{ ns}$ | 5.0<br>10<br>15 | | 90<br>45<br>35 | 180<br>90<br>70 | ns | | t <sub>THL</sub> | Output Fall Time $t_{THL} = (1.2 \text{ ns/pF}) \text{ C}_L + 15 \text{ ns} \\ t_{THL} = (0.5 \text{ ns/pF}) \text{ C}_L + 15 \text{ ns} \\ t_{THL} = (0.4 \text{ ns/pF}) \text{ C}_L + 10 \text{ ns}$ | 5.0<br>10<br>15 | -<br>-<br>- | 75<br>40<br>30 | 150<br>80<br>60 | ns | | t <sub>PLH</sub> | Turn–Off Delay Time $t_{PLH} = (1.5 \text{ ns/pF}) \text{ C}_{L} + 35 \text{ ns} \\ t_{PLH} = (0.2 \text{ ns/pF}) \text{ C}_{L} + 20 \text{ ns} \\ t_{PLH} = (0.15 \text{ ns/pF}) \text{ C}_{L} + 17.5 \text{ ns}$ | 5.0<br>10<br>15 | 1 - 1 | 60<br>30<br>25 | 125<br>75<br>55 | ns | | t <sub>PHL</sub> | Turn–On Delay Time $t_{PHL} = (1.0 \text{ ns/pF}) \text{ C}_L + 10 \text{ ns} \\ t_{PHL} = (0.3 \text{ ns/pF}) \text{ C}_L + 15 \text{ ns} \\ t_{PHL} = (0.2 \text{ ns/pF}) \text{ C}_L + 15 \text{ ns}$ | 5.0<br>10<br>15 | | 60<br>30<br>25 | 125<br>75<br>55 | ns | - 5. The formulas given are for the typical characteristics only. Switching specifications are for device connected as an inverter. - 6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. All unused inputs connected to ground. All unused inputs connected to ground. Figure 4. Typical Output Sink Characteristics These typical curves are not guarantees, but are design aids. Caution: The maximum current rating is 10 mA per pin. Figure 5. Switching Time and Power Dissipation Test Circuit and Waveforms # **APPLICATIONS** The MC14007UB dual pair plus inverter, which has access to all its elements offers a number of unique circuit applications. Figures 1, 6, and 7 are a few examples of the device flexibility. | INPUT | DISABLE | OUTPUT | |-------|---------|--------| | 1 | 0 | 0 | | 0 | 0 | 1 | | Х | 1 | OPEN | X = Don't Care Figure 6. 3-State Buffer Substrates of P–Channel devices internally connected to $V_{DD}$ ; Substrates of N–Channel devices internally connected to $V_{SS}$ . Figure 7. AOI Functions Using Tree Logic # MC14007UB #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-----------------|----------------------|-----------------------| | MC14007UBDG | SOIC-14<br>(Pb-Free) | 55 Units / Rail | | MC14007UBDR2G | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | NLV14007UBDR2G* | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable. 0.10 SOIC-14 NB CASE 751A-03 ISSUE L **DATE 03 FEB 2016** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT - MAXIMUM MATERIAL CONDITION. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS. - MAXIMUM MOLD PROTRUSION 0.15 PER SIDE | | MILLIMETERS | | INCHES | | |-----|-------------|----------|--------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 1.35 | 1.75 | 0.054 | 0.068 | | A1 | 0.10 | 0.25 | 0.004 | 0.010 | | АЗ | 0.19 | 0.25 | 0.008 | 0.010 | | b | 0.35 | 0.49 | 0.014 | 0.019 | | D | 8.55 | 8.75 | 0.337 | 0.344 | | Е | 3.80 | 4.00 | 0.150 | 0.157 | | е | 1.27 | 1.27 BSC | | BSC | | Н | 5.80 | 6.20 | 0.228 | 0.244 | | h | 0.25 | 0.50 | 0.010 | 0.019 | | L | 0.40 | 1.25 | 0.016 | 0.049 | | M | 0 ° | 7° | 0 ° | 7° | #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code Α = Assembly Location WL = Wafer Lot Υ = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. # SOI DERING FOOTBRINT\* | | SOLDERING | FOOTPRINT* | | |-------------|-------------|------------|---------------| | 1 | 6.5 | 50 | 14X<br>- 1.18 | | | | | | | | | | 1.27 | | | <del></del> | | PITCH | | 14X A | | | | | 14X<br>0.58 | | | | | | | | | | | | | | **DIMENSIONS: MILLIMETERS** #### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-14 NB | | PAGE 1 OF 2 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### SOIC-14 CASE 751A-03 ISSUE L # DATE 03 FEB 2016 | STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE | | DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-14 NB | | PAGE 2 OF 2 | | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales