# Ultra Low-Noise Low Dropout Voltage Regulator with 1.0 V ON/OFF Control # MC33761 The MC33761 is an Low DropOut (LDO) regulator featuring excellent noise performances. Thanks to its innovative design, the circuit reaches an impressive 40 $\mu$ VRMS noise level *without* an external bypass capacitor. Housed in a small SOT-23 5 leads-like package, it represents the ideal designer's choice when space and noise are at premium. The absence of external bandgap capacitor accelerates the response time to a wake-up signal and keeps it within 40 $\mu$ s (in repetitive mode), making the MC33761 as a natural candidate for portable applications. The MC33761 also hosts a novel architecture which prevents excessive undershoots in the presence of fast transient bursts, as in any bursting systems. Finally, with a static line regulation better than -75 dB, it naturally shields the downstream electronics against choppy lines. #### **Features** - Ultra-Low Noise: $150 \text{ nV/}\sqrt{\text{Hz}}$ @ 100 Hz, $40 \text{ }\mu\text{VRMS}$ 100 Hz-100 kHz Typical, $I_{\text{out}} = 60 \text{ mA}$ , $Co = 1.0 \text{ }\mu\text{F}$ - Fast Response Time from OFF to ON: 40 μs Typical at a 200 Hz Repetition Rate - Ready for 1.0 V Platforms: ON with a 900 mV High Level - Nominal Output Current of 80 mA with a 100 mA Peak Capability - Typical Dropout of 90 mV @ 30 mA, 160 mV @ 80 mA - Ripple Rejection: 70 dB @ 1.0 kHz - 1.5% Output Precision @ 25°C - Thermal Shutdown - V<sub>out</sub> Available at 2.8 V, 2.9 V - Operating Range from -40 to +85°C - Dual Version is Available as MC33762 - These are Pb-Free Devices #### **Applications** - Noise Sensitive Circuits: VCOs RF Stages, etc. - Bursting Systems (TDMA Phones) - All Battery Operated Devices # PIN CONNECTIONS AND MARKING DIAGRAM Lxx = Device Code A = Assembly Location Y = Year W = Work Week ■ = Pb-Free Package (Note: Microdot may be in either location) #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 11 of this data sheet. Figure 1. Simplified Block Diagram #### **PIN FUNCTION DESCRIPTIONS** | Pin # | Pin Name | Function | Description | |-------|------------------|-----------------------------|-------------------------------------------------------------------------------------------------| | 1 | V <sub>in</sub> | Powers the IC | A positive voltage up to 12 V can be applied upon this pin. | | 2 | GND | The IC's ground | | | 3 | ON/OFF | Shuts or wakes-up the IC | A 900 mV level on this pin is sufficient to start the IC. A 150 mV shuts it down. | | 4 | NC | None | It makes no arm to connect the pin to a known potential, like in a pin-to-pin replacement case. | | 5 | V <sub>out</sub> | Delivers the output voltage | This pin requires a 1.0 μF output capacitor to be stable. | ### **MAXIMUM RATINGS** | | | | Value | | | |---------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------|-------------|--------------------------|-----------| | Rating | Pin# | Symbol | Min | Max | Unit | | Power Supply Voltage | 1 | V <sub>in</sub> | - | 12 | V | | ESD Capability, HBM Model | All Pins | - | - | 1.0 | kV | | ESD Capability, Machine Model | All Pins | - | - | 200 | V | | Maximum Power Dissipation NW Suffix, Plastic Package Thermal Resistance Junction-to-Air | - | P <sub>D</sub><br>R <sub>θJA</sub> | - | Internally Limited 210 | W<br>°C/W | | Operating Ambient Temperature Maximum Junction Temperature (Note 2) Maximum Operating Junction Temperature (Note 3) | - | T <sub>A</sub><br>T <sub>Jmax</sub><br>T <sub>J</sub> | -<br>-<br>- | -40 to +85<br>150<br>125 | ို့<br>လူ | | Storage Temperature Range | - | T <sub>stg</sub> | - | -60 to +150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. # **ELECTRICAL CHARACTERISTICS** (For typical values $T_A = 25^{\circ}C$ , for min/max values $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , max $T_J = 125^{\circ}C$ unless otherwise noted) | Characteristics | Pin # | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|----------|--------|-----------------|------| | LOGIC CONTROL SPECIFICATIONS | | | | | | | | Input Voltage Range | 3 | V <sub>ON/OFF</sub> | 0 | - | V <sub>in</sub> | V | | ON/OFF Input Resistance (all versions) | 3 | R <sub>ON/OFF</sub> | - | 250 | - | kΩ | | ON/OFF Control Voltages (Note 4)<br>Logic Zero, OFF State, I <sub>O</sub> = 50 mA<br>Logic One, ON State, I <sub>O</sub> = 50 mA | 3 | V <sub>ON/OFF</sub> | -<br>900 | -<br>- | 150<br>- | mV | | CURRENTS PARAMETERS | | | | | | | | Current Consumption in OFF State (all versions) OFF Mode Current: V <sub>in</sub> = V <sub>out</sub> + 1.0 V, I <sub>O</sub> = 0, V <sub>OFF</sub> = 150 mV | - | IQ <sub>OFF</sub> | - | 0.1 | 2.0 | μΑ | | Current Consumption in ON State (all versions) ON Mode Current: V <sub>in</sub> = V <sub>out</sub> + 1.0 V, I <sub>O</sub> = 0, V <sub>ON</sub> = 3.5 V | - | IQ <sub>ON</sub> | - | 180 | - | μΑ | | Current Consumption in ON State (all versions), ON Mode Saturation Current: V <sub>in</sub> = V <sub>out</sub> - 0.5 V, No Output Load | = | IQ <sub>SAT</sub> | - | 800 | - | μΑ | | Current Limit V <sub>in</sub> = Vout <sub>nom</sub> + 1.0 V,<br>Output is brought to Vout <sub>nom</sub> - 0.3 V (all versions) | - | I <sub>MAX</sub> | 100 | 180 | 500 | mA | | OUTPUT VOLTAGES | | | | | • | - | | $V_{out}$ + 1.0 V < $V_{in}$ < 6.0 V, $T_{A}$ = 25°C, 1.0 mA < $I_{out}$ < 80 mA 2.5 V | 5 | V <sub>out</sub> | 2.462 | 2.5 | 2.537 | V | | 2.8 V | 5 | V <sub>out</sub> | 2.758 | 2.8 | 2.842 | V | | 2.9 V | 5 | V <sub>out</sub> | 2.857 | 2.9 | 2.943 | V | ## **ELECTRICAL CHARACTERISTICS** (continued) (For typical values $T_A = 25^{\circ}C$ , for min/max values $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , max $T_J = 125^{\circ}C$ unless otherwise noted) | Characteristics | Pin# | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------|-------------|------------------|-------------------|------------| | OUTPUT VOLTAGES | FIII# | Symbol | IVIIII | ТУР | IVIAX | 1 Onit | | 3.0 V | 5 | V <sub>out</sub> | 2.955 | 3.0 | 3.045 | V | | | | | | | | V | | 5.0 V | 5 | V <sub>out</sub> | 4.925 | 5.0 | 5.075 | | | Other Voltages up to 5.0 V Available in 50 mV Increment<br>Steps | 5 | V <sub>out</sub> | -1.5 | Х | +1.5 | % | | $V_{out}$ + 1.0 V < $V_{in}$ < 6.0 V, $T_A$ = $-40^{\circ}C$ to +85°C, 1.0 mA < $I_{out}$ < 80 mA 2.5 V | 5 | V <sub>out</sub> | 2.425 | 2.5 | 2.575 | V | | 2.8 V | 5 | V <sub>out</sub> | 2.716 | 2.8 | 2.884 | V | | 2.9 V | 5 | V <sub>out</sub> | 2.813 | 2.9 | 2.987 | | | 3.0 V | 5 | V <sub>out</sub> | 2.91 | 3.0 | 3.090 | V | | 5.0 V | 5 | V <sub>out</sub> | 4.850 | 5.0 | 5.150 | V | | Other Voltages up to 5.0 V Available in 50 mV Increment Steps | 5 | V <sub>out</sub> | -3.0 | Х | +3.0 | % | | LINE AND LOAD REGULATION, DROPOUT VOLTAGES | • | • | | • | • | | | Line Regulation (all versions)<br>V <sub>out</sub> + 1.0 V < V <sub>in</sub> < 12 V, I <sub>out</sub> = 80 mA | 5/1 | Reg <sub>line</sub> | - | - | 20 | mV | | Load Regulation (all versions) $V_{in} = V_{out} + 1.0 \text{ V, } C_{out} = 1.0 \text{ μF, } I_{out} = 1.0 \text{ to } 80 \text{ mA}$ | 5 | Reg <sub>load</sub> | - | - | 40 | mV | | Dropout Voltage (all versions) (Note 1) Iout = 30 mA Iout = 60 mA Iout = 80 mA | 5<br>5<br>5 | V <sub>in</sub> -V <sub>out</sub><br>V <sub>in</sub> -V <sub>out</sub><br>V <sub>in</sub> -V <sub>out</sub> | -<br>-<br>- | 90<br>140<br>160 | 150<br>200<br>250 | mV | | DYNAMIC PARAMETERS | | | | | | | | Ripple Rejection (all versions)<br>$V_{in} = V_{out} + 1.0 \text{ V} + 1.0 \text{ kHz}$ 100 mVpp Sinusoidal Signal | 5/1 | Ripple | - | -70 | - | dB | | Output Noise Density @ 1.0 kHz | 5 | - | - | 150 | - | nV/<br>√Hz | | RMS Output Noise Voltage (all versions) $C_{out} = 1.0 \mu F$ , $I_{out} = 50 \text{ mA}$ , $F = 100 \text{ Hz}$ to 1.0 MHz | 5 | Noise | - | 35 | _ | μV | | Output Rise Time (all versions) $C_{out}$ = 1.0 $\mu$ F, $I_{out}$ = 50 mA, 10% of Rising ON Signal to 90% of Nominal $V_{out}$ | 5 | t <sub>rise</sub> | - | 40 | _ | μs | | THERMAL SHUTDOWN | • | • | • | | • | - | | Thermal Shutdown (all versions) | - | - | _ | _ | 125 | °C | | | | | | | | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 1. V<sub>out</sub> is brought to V<sub>out</sub> – 100 mV. 2. Internally limited by shutdown. 3. Specifications are guaranteed below this value. 4. Voltage slope should be greater than 2.0 mV/µs. #### **DEFINITIONS** #### **Load Regulation** The change in output voltage for a change in output current at a constant chip temperature. #### **Dropout Voltage** The input/output differential at which the regulator output no longer maintains regulation against further reductions in input voltage. Measured when the output drops 100 mV below its nominal value (which is measured at 1.0 V differential value). The dropout level is affected by the chip temperature, load current and minimum input supply requirements. ### **Output Noise Voltage** This is the integrated value of the output noise over a specified frequency range. Input voltage and output current are kept constant during the measurement. Results are expressed in $\mu VRMS$ . #### **Maximum Power Dissipation** The maximum total dissipation for which the regulator will operate within its specs. #### **Quiescent Current** The quiescent current is the current which flows through the ground when the LDO operates without a load on its output: internal IC operation, bias etc. When the LDO becomes loaded, this term is called the Ground current. It is actually the difference between the input current (measured through the LDO input pin) and the output current. #### **Line Regulation** The change in output voltage for a change in input voltage. The measurement is made under conditions of low dissipation or by using pulse technique such that the average chip temperature is not significantly affected. One usually distinguishes *static line regulation* or *DC line regulation* (a DC step in the input voltage generates a corresponding step in the output voltage) from *ripple rejection* or *audio susceptibility* where the input is combined with a frequency generator to sweep from a few hertz up to a defined boundary while the output amplitude is monitored. #### **Thermal Protection** Internal thermal shutdown circuitry is provided to protect the integrated circuit in the event that the maximum junction temperature is exceeded. When activated at typically 125°C, the regulator turns off. This feature is provided to prevent catastrophic failures from accidental overheating. ### **Maximum Package Power Dissipation** The maximum power package power dissipation is the power dissipation level at which the junction temperature reaches its maximum operating value, i.e. 125°C. Depending on the ambient temperature, it is possible to calculate the maximum power dissipation and thus the maximum available output current. ### **CHARACTERIZATION CURVES** All curves taken with $V_{in}$ = $V_{out}$ + 1.0 V, $V_{out}$ = 2.8 V, $C_{out}$ = 1.0 $\mu F$ Figure 2. Ground Current versus Output Current Figure 3. Quiescent Current versus Temperature Figure 4. Dropout versus Output Current Figure 5. Output Voltage versus Output Current Figure 6. Dropout versus Temperature #### **APPLICATION HINTS** #### **Input Decoupling** As with any regulator, it is necessary to reduce the dynamic impedance of the supply rail that feeds the component. A $1.0\,\mu\text{F}$ capacitor either ceramic or tantalum is recommended and should be connected close to the MC33761 package. Higher values will correspondingly improve the overall line transient response. #### **Output Decoupling** Thanks to a novel concept, the MC33761 is a stable component and does not require any specific Equivalent Series Resistance (ESR) neither a minimum output current. Capacitors exhibiting ESRs ranging from a few m $\Omega$ up to 3.0 $\Omega$ can thus safely be used. The minimum decoupling value is 1.0 $\mu$ F and can be augmented to fulfill stringent load transient requirements. The regulator accepts ceramic chip capacitors as well as tantalum devices. ### **Noise Decoupling** Unlike other LDOs, the MC33761 is a true low–noise regulator. Without the need of an external bypass capacitor, it typically reaches the incredible level of 40 $\mu VRMS$ overall noise between 100 Hz and 100 kHz. To give maximum insight on noise specifications, **onsemi** includes spectral density graphics. The classical bypass capacitor impacts the start–up phase of standard LDOs. However, thanks to its low–noise architecture, the MC33761 operates without a bypass element and thus offers a typical 40 $\mu s$ start–up phase. #### **Protections** The MC33761 hosts several protections, giving natural ruggedness and reliability to the products implementing the component. The output current is internally limited to a maximum value of 180 mA *typical* while temperature shutdown occurs if the die heats up beyond 125°C. These values let you assess the maximum differential voltage the device can sustain at a given output current before its protections come into play. The maximum dissipation the package can handle is given by: $$P_{max} = \frac{T_{Jmax} - T_{A}}{R_{\theta JA}}$$ If $T_{Jmax}$ is limited to 125°C, then the MC33761 can dissipate up to 470 mW @ 25°C. The power dissipated by the MC33761 can be calculated from the following formula: $$Ptot = \left(V_{in} \times I_{gnd}(I_{out})\right) + \left(V_{in} - V_{out}\right) \times I_{out}$$ or $$Vin_{max} = \frac{Ptot + V_{out} \times I_{out}}{I_{gnd} + I_{out}}$$ If a 80 mA output current is needed, the ground current is extracted from the data–sheet curves: 4.0 mA (0 80 mA. For a MC33761SNT1–28 (2.8 V) delivering 80 mA and operating at 25°C, the maximum input voltage will then be 8.3 V. #### **Typical Applications** The following picture portrays the typical application of the MC33761. Figure 7. A Typical Application Schematic As for any low noise designs, particular care has to be taken when tackling Printed Circuit Board (PCB) layout. The figure below gives an example of a layout where stray inductances/capacitances are minimized. This layout is the basis for the MC33761 performance evaluation board. The BNC connectors give the user an easy and quick evaluation mean. #### UNDERSTANDING THE LOAD TRANSIENT IMPROVEMENT The MC33761 features a novel architecture which allows the user to easily implement the regulator in burst systems where the time between two current shots is kept very small. The quality of the transient response time is related to many parameters, among which the closed-loop bandwidth with the corresponding phase margin plays an important role. However, other characteristics also come into play like the series pass transistor saturation. When a current perturbation suddenly appears on the output, e.g. a load increase, the error amplifier reacts and actively biases the PNP transistor. During this reaction time, the LDO is in open-loop and the output impedance is rather high. As a result, the voltage brutally drops until the error amplifier effectively closes the loop and corrects the output error. When the load disappears, the opposite phenomenon takes place with a positive overshoot. The problem appears when this overshoot decays down to the LDO steady-state value. During this decreasing phase, the LDO stops the PNP bias and one can consider the LDO asleep (Figure 8). If by misfortune a current shot appears, the reaction time is incredibly lengthened and a strong undershoot takes place. This reaction is clearly not acceptable for line sensitive devices, such as VCOs or other Radio–Frequency parts. This problem is dramatically exacerbated when the output current drops to zero rather than a few mA. In this later case, the internal feedback network is the only discharge path, accordingly lengthening the output voltage decay period (Figure 9). The MC33761 cures this problem by implementing a clever design where the LDO detects the presence of the overshoot and forces the system to go back to steady–state as soon as possible, ready for the next shot. Figure 10 and 11 show how it positively improves the response time and decreases the negative peak voltage. Figure 8. A Standard LDO Behavior when the Load Current Disappears Figure 9. A Standard LDO Behavior when the Load Current Appears in the Decay Zone Figure 10. Without Load Transient Improvement Figure 11. MC33761 with Load Transient Improvement #### MC33761 HAS A FAST START-UP PHASE Thanks to the lack of bypass capacitor the MC33761 is able to supply its downstream circuitry as soon as the OFF to ON signal appears. In a standard LDO, the charging time of the external bypass capacitor hampers the response time. A simple solution consists in suppressing this bypass element but, unfortunately, the noise rises to an unacceptable level. MC33761 offers the best of both worlds since it no longer includes a bypass capacitor and starts in less than 40 $\mu s$ typically (Repetitive at 200 Hz). It also ensures a low–noise level of 40 $\mu VRMS$ 100 Hz–100 kHz. The following picture details the typical 33761 start–up phase. Figure 12. Repetitive Start-Up Waveforms #### **TYPICAL TRANSIENT RESPONSES** Figure 13. Output is Pulsed from 2.0 mA to 80 mA Figure 14. Discharge Effects from 0 to 40 mA Figure 15. Load Transient Improvement Effect Figure 16. Load Transient Improvement Effect #### **TYPICAL TRANSIENT RESPONSES** Figure 17. MC33761 Typical Noise Density Performance Figure 18. MC33761 Typical Ripple Rejection Performance Figure 19. Typical Output Impedance plot $C_{out}$ = 1.0 $\mu$ F, $V_{in}$ = $V_{out}$ + 1.0 #### **ORDERING INFORMATION** | Device | Specific Marking Code | Voltage Output | Package | Shipping <sup>†</sup> | |------------------|-----------------------|----------------|----------------------------|-----------------------| | MC33761SNT1-028G | L28 | 2.8 V | Thin SOT-23-5<br>(Pb-Free) | 3000 / Tape & Reel | | MC33761SNT1-029G | L29 | 2.9 V | Thin SOT-23-5<br>(Pb-Free) | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <a href="https://example.com/BRD8011/D">BRD8011/D</a> # TSOP-5 3.00x1.50x0.95, 0.95P **CASE 483** **ISSUE P** **DATE 01 APR 2024** #### NOTES: - DIMENSIONING AND TOLERANCING CONFORM TO ASME 1. Y14.5-2018. - 2. - ALL DIMENSION ARE IN MILLIMETERS (ANGLES IN DEGREES). MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. 3. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. - DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OF GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION D. - OPTIONAL CONSTRUCTION: AN ADDITIONAL TRIMMED LEAD IS ALLOWED IN THIS LOCATION. TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY. | DIM | MILLIMETERS | | | | | | |------|-------------|-------|-------|--|--|--| | ININ | MIN. | NOM. | MAX. | | | | | Α | 0.900 | 1.000 | 1.100 | | | | | A1 | 0.010 | 0.055 | 0.100 | | | | | A2 | 0.950 REF. | | | | | | | b | 0.250 | 0.375 | 0.500 | | | | | С | 0.100 | 0.180 | 0.260 | | | | | D | 2.850 | 3.000 | 3.150 | | | | | Е | 2.500 | 2.750 | 3.000 | | | | | E1 | 1.350 | 1.500 | 1.650 | | | | | е | 0.950 BSC | | | | | | | L | 0.200 | 0.400 | 0.600 | | | | | Θ | 0. | 5° | 10° | | | | RECOMMENDED MOUNTING FOOTPRINT\* FOR ADDITIONAL INFORMATION ON OUR Pb-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. # NOTE 5 В Ė1 PIN 1 **IDENTIFIER** ΙAŀ TOP VIEW #### **GENERIC MARKING DIAGRAM\*** = Date Code = Pb-Free Package Analog Discrete/Logic XXX = Specific Device Code XXX = Specific Device Code = Assembly Location = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) M \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMB | ED. | |---------------|-----| | DOCUMENT NUMB | En: | 98ARB18753C Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** TSOP-5 3.00x1.50x0.95, 0.95P PAGE 1 OF 1 onsemi and ONSEMi, are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales