## 8-Bit Shift and Store Register with LSTTL Compatible Inputs #### **High-Performance Silicon-Gate CMOS** The MC74HCT4094A is a high speed CMOS 8-bit serial shift and storage register. This device consists of an 8-bit shift register and latch with 3-state output buffers. Data is shifted on positive clock (CP) transitions. The data in the shift register is transferred to the storage register when the Strobe (STR) input is high. The output buffers are enabled when the Output Enable (OE) input is set high. Two serial outputs (QS<sub>1</sub>, QS<sub>2</sub>) are available for cascading multiple devices. The MC74HCT4094A can be used to interface TTL or CMOS outputs to high speed CMOS inputs. #### **Features** - Wide Operating Voltage Range: 4.5 to 5.5 V - Low Power Dissipation: $I_{CC} = < 10 \mu A$ - In Compliance with the Requirements Defined by JEDEC Standard No. 7A - These are Pb-Free Devices #### **Typical Applications** - Serial-to-Parallel Conversion - Remote Control Storage Register #### ON Semiconductor® http://onsemi.com #### MARKING DIAGRAMS SOIC-16 D SUFFIX CASE 751B 1 TSSOP-16 DT SUFFIX CASE 948F A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G, ■ = Pb-Free Package (Note: Microdot may be in either location) #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 9 of this data sheet. Figure 2. Logic Symbol Figure 3. IEC Logic Symbol Figure 4. Functional Diagram Figure 5. Logic Diagram #### **MAXIMUM RATINGS** | Symbol | Paramete | Value | Unit | | |------------------|------------------------------------------|---------------------------------|---------------|----| | V <sub>CC</sub> | DC Supply Voltage (Reference | - 0.5 to + 7.0 | V | | | V <sub>in</sub> | DC Input Voltage (Referenced | - 0.5 to V <sub>CC</sub> + 0.5 | V | | | V <sub>out</sub> | DC Output Voltage (Reference | - 0.5 to V <sub>CC</sub> + 0.5 | V | | | I <sub>in</sub> | DC Input Current, per Pin | ± 20 | mA | | | l <sub>out</sub> | DC Output Current, per Pin | ± 35 | mA | | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and G | ND Pins | ± 75 | mA | | P <sub>D</sub> | Power Dissipation in Still Air, | SOIC Package†<br>TSSOP Package† | 500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature | | - 65 to + 150 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. †Derating - SOIC Package: - 7 mW/°C from 65° to 125°C TSSOP Package: - 6.1 mW/°C from 65° to 125°C # This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. #### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | |------------------------------------|---------------------------------------------------------|-------------|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | 4.5 | 5.5 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage<br>(Referenced to GND) | 0 | V <sub>CC</sub> | ٧ | | T <sub>A</sub> | Operating Temperature, All Package Types | <b>–</b> 55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (Figure 1) | 0 | 500 | ns | #### **FUNCTIONAL TABLE** | INPUTS | | | PARALLEL OUTPUTS | | SERIAL OUTPUTS | | | |----------|----|-----|------------------|-----|----------------|-----|-----| | СР | OE | STR | D | QP0 | QPn | QS1 | QS2 | | 1 | L | Х | Х | Z | Z | Q'6 | NC | | <b>\</b> | L | Х | Х | Z | Z | NC | QP7 | | 1 | Н | L | Х | NC | NC | Q'6 | NC | | <b>↑</b> | Н | Н | L | L | QPn-1 | Q'6 | NC | | <b>↑</b> | Н | Н | Н | Н | QPn-1 | Q'6 | NC | | <b>\</b> | Н | Н | Н | NC | NC | NC | QP7 | #### Notes - 1. H = HIGH voltage level - L = LOW voltage level - X = don't care - Z = high impedance OFF-state - NC = no change - ↑ = LOW-to-HIGH CP transition ↓ = HIGH-to-LOW CP transition - Q'6 = the information in the seventh register stage is transferred to the 8th register stage and QSn output at the positive clock edge Figure 6. Timing Diagram #### **DC CHARACTERISTICS** | | | | | Guaranteed Limits | | | | |-----------------|-----------------------------------------------------|---------------------------------------------------------------------------------------|---------------------|-------------------|---------------|---------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub> (V) | -55°C to 25°C | ≤ <b>85°C</b> | ≤ 125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input | $V_{OUT} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$ | 4.5 | 2.0 | 2.0 | 2.0 | V | | | Voltage | <b>I</b> <sub>OUT</sub> ≤ 20 μA | 5.5 | 2.0 | 2.0 | 2.0 | | | $V_{IL}$ | Maximum Low-Level Input | $V_{OUT} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$ | 4.5 | 0.8 | 0.8 | 0.8 | V | | | Voltage | I <sub>OUT</sub> ≤ 20 μA | 5.5 | 0.8 | 0.8 | 0.8 | | | V <sub>OH</sub> | Minimum High-Level Output | $V_{IN} = V_{IH}$ or $V_{IL}$ | 4.5 | 4.4 | 4.4 | 4.4 | V | | | Voltage | bltage | | 5.4 | 5.4 | 5.4 | | | | | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> , I <sub>OUT</sub> = 6 mA | 4.5 | 4.25 | 4.2 | 4.1 | | | V <sub>OL</sub> | V <sub>OL</sub> Maximum Low-Level Output<br>Voltage | t $V_{IN} = V_{IH}$ or $V_{IL}$ , $ I_{OUT} \le 20 \mu A$ | 4.5 | 0.1 | 0.1 | 0.1 | V | | | | | 5.5 | 0.1 | 0.1 | 0.1 | | | | | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> , I <sub>OUT</sub> = 6 mA | 4.5 | 0.25 | 0.3 | 0.4 | | | I <sub>IN</sub> | Maximum Input Leakage<br>Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | 5.5 | ±0.1 | ±1 | ±1 | μΑ | | I <sub>OZ</sub> | Maximum Tri-State Output<br>Leakage Current | V <sub>IN</sub> = V <sub>CC</sub> or GND<br>V <sub>OUT</sub> = V <sub>CC</sub> or GND | 5.5 | ±0.5 | ±5 | ±10 | μА | | I <sub>CC</sub> | Maximum Quiescent Supply Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | 5.5 | 4.0 | 40 | 80 | μА | | $\Delta I_{CC}$ | Additional Quiescent Supply | V <sub>in</sub> = 2.4V, Any One Input | | ≥ <b>-55</b> °C | 25 to 125°C | | | | | Current | $V_{in} = V_{CC}$ or GND, Other Inputs $I_{out} = 0\mu A$ | | 2.9 | 2 | 2.4 | mA | #### AC CHARACTERISTICS ( $t_f = t_r = 6 \text{ ns, } C_L = 50 \text{ pF})$ | | | | | Guaranteed Limits | | | | |-------------------------------------|-------------------------------------------------------------|-----------------|---------------------|-------------------|---------------|---------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub> (V) | -55°C to 25°C | ≤ <b>85°C</b> | ≤ 125°C | Unit | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay<br>CP to QS <sub>1</sub> | Figure 7 | 4.5 | 30 | 38 | 45 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay<br>CP to QS <sub>2</sub> | Figure 7 | 4.5 | 27 | 34 | 41 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay<br>CP to QP <sub>n</sub> | Figure 7 | 4.5 | 39 | 49 | 59 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay STR to QP <sub>n</sub> | Figure 8 | 4.5 | 36 | 45 | 54 | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | Maximum 3-State Output Enable Time<br>OE to QP <sub>n</sub> | Figure 9 | 4.5 | 35 | 44 | 53 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Maximum 3-State Output Enable Time OE to QP <sub>n</sub> | Figure 9 | 4.5 | 25 | 31 | 38 | ns | | t <sub>THL</sub> , t <sub>TLH</sub> | Maximum Output Transition Time | Figure 7 | 4.5 | 18 | 22 | 25 | ns | | t <sub>W</sub> | Minimum Clock Pulse Width<br>High or Low | Figure 7 | 4.5 | 16 | 20 | 24 | ns | | t <sub>W</sub> | Minimum Strobe Pulse Width<br>High | Figure 8 | 4.5 | 16 | 20 | 24 | ns | | t <sub>SU</sub> | Minimum Set-up Time<br>D to CP | Figure 10 | 4.5 | 10 | 13 | 15 | ns | | t <sub>SU</sub> | Minimum Set-up Time<br>CP to STR | Figure 8 | 4.5 | 20 | 25 | 30 | ns | | t <sub>h</sub> | Minimum Hold Time<br>D to CP | Figure 10 | 4.5 | 3 | 3 | 3 | ns | | t <sub>h</sub> | Minimum Hold Time<br>CP to STR | Figure 8 | 4.5 | 0 | 0 | 0 | ns | | f <sub>MAX</sub> | Minimum Clock Pulse Frequency | Figure 7 | 4.5 | 30 | 24 | 20 | MHz | | C <sub>in</sub> | Maximum Input Capacitance | | - | 10 | 10 | 10 | pF | | C <sub>out</sub> | Maximum Output Capacitance | | _ | 15 | 15 | 15 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance (Note 2) | | _ | 140 | 140 | 140 | pF | <sup>2.</sup> $C_{PD}$ is defined as the value of the IC's equivalent capacitance from which the operating current can be calculated from: $I_{CC}$ (operating) $\approx C_{PD} \times V_{CC} \times f_{IN} \times N_{SW}$ where $N_{SW}$ = total number of outputs switching and $f_{IN}$ = switching frequency. #### **AC WAVEFORMS** $(V_{M} = 1.3 V)$ Figure 7. Waveforms showing the clock (CP) to output (QPn, QS1, QS2) propagation delays, the clock pulse width and the maximum clock frequency. Figure 8. Waveforms showing the strobe (STR) to output (QPn) propagation delays, the strobe pulse width, the clock set-up and hold times for the strobe input. Figure 9. Waveforms showing the 3-state enable and disable times for input OE. Figure 10. Waveforms showing the data set-up and hold times for the data input. the input is permitted to change for predictable output performance. #### **TEST CIRCUITS** \*Includes all probe and jig capacitance \*Includes all probe and jig capacitance Figure 11. AC Characteristics Load Circuits #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------------|----------------------|-----------------------| | MC74HCT4094ADG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | MC74HCT4094ADR2G | SOIC-16<br>(Pb-Free) | 2500 Tape & Reel | | MC74HCT4094ADT | TSSOP-16* | 96 Units / Rail | | MC74HCT4094ADTR2G | TSSOP-16* | 2500 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*This package is inherently Pb-Free. #### SOIC-16 CASE 751B-05 **ISSUE K** **DATE 29 DEC 2006** ⊕ 0.25 (0.010) M T B S A S - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD ENGREPHING. - PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INCHES | | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | U | 1.35 | 1.75 | 0.054 | 0.068 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | G | 1.27 | BSC | 0.050 BSC | | | | 7 | 0.19 | 0.25 | 0.008 | 0.009 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | M | 0° | 7° | 0° | 7° | | | P | 5.80 | 6.20 | 0.229 | 0.244 | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | | STYLE 1: | | STYLE 2: | | STYLE 3: | | STYLE 4: | | | |----------|---------------|----------|---------------|----------|----------------------|----------|-------------------|-------------------------| | | COLLECTOR | PIN 1. | CATHODE | | COLLECTOR, DYE #1 | PIN 1. | COLLECTOR, DYE #1 | | | 2. | BASE | 2. | ANODE | 2. | BASE, #1 | 2. | COLLECTOR, #1 | | | 3. | EMITTER | 3. | NO CONNECTION | 3. | EMITTER, #1 | 3. | COLLECTOR, #2 | | | 4. | NO CONNECTION | 4. | CATHODE | 4. | COLLECTOR, #1 | 4. | COLLECTOR, #2 | | | 5. | EMITTER | 5. | CATHODE | 5. | COLLECTOR, #2 | 5. | COLLECTOR, #3 | | | 6. | BASE | 6. | NO CONNECTION | 6. | BASE, #2 | 6. | COLLECTOR, #3 | | | 7. | COLLECTOR | 7. | ANODE | 7. | EMITTER, #2 | 7. | COLLECTOR, #4 | | | 8. | COLLECTOR | 8. | CATHODE | 8. | COLLECTOR, #2 | 8. | COLLECTOR, #4 | | | 9. | BASE | 9. | CATHODE | 9. | COLLECTOR, #3 | 9. | BASE, #4 | | | 10. | EMITTER | 10. | ANODE | 10. | BASE, #3 | 10. | EMITTER, #4 | | | 11. | NO CONNECTION | 11. | NO CONNECTION | 11. | EMITTER, #3 | 11. | BASE, #3 | | | 12. | EMITTER | 12. | | 12. | COLLECTOR, #3 | 12. | EMITTER, #3 | DE001111511DED | | 13. | BASE | 13. | CATHODE | 13. | | 13. | BASE, #2 | RECOMMENDED | | 14. | COLLECTOR | 14. | NO CONNECTION | | BASE, #4 | 14. | EMITTER, #2 | SOLDERING FOOTPRINT* | | 15. | EMITTER | 15. | ANODE | 15. | EMITTER, #4 | 15. | BASE, #1 | | | 16. | COLLECTOR | 16. | CATHODE | 16. | COLLECTOR, #4 | 16. | EMITTER, #1 | 8X | | | | | | | | | | <b>←</b> 6.40 <b>→</b> | | STYLE 5: | | STYLE 6: | | STYLE 7: | | | | | | PIN 1. | DRAIN, DYE #1 | | CATHODE | PIN 1. | SOURCE N-CH | | | 16X 1.12 < ➤ | | 2. | DRAIN, #1 | 2. | | 2. | COMMON DRAIN (OUTPUT | T) | | <u> </u> | | 3. | DRAIN, #2 | 3. | CATHODE | 3. | COMMON DRAIN (OUTPU | | 1 | 1 16 | | 4. | DRAIN, #2 | 4. | CATHODE | 4. | GATE P-CH | -, | ₩ | | | 5. | DRAIN, #3 | 5. | CATHODE | 5. | COMMON DRAIN (OUTPUT | T) | | | | 6. | DRAIN, #3 | 6. | CATHODE | 6. | COMMON DRAIN (OUTPU | | 16X 🛣 | | | 7. | DRAIN, #4 | 7. | | 7. | | | 0.58 | | | 8. | DRAIN, #4 | 8. | CATHODE | 8. | SOURCE P-CH | , | 0.00 | | | 9. | GATE, #4 | 9. | ANODE | 9. | SOURCE P-CH | | | | | 10. | SOURCE, #4 | 10. | ANODE | 10. | COMMON DRAIN (OUTPUT | T) | _ | <u></u> | | 11. | GATE, #3 | 11. | ANODE | 11. | COMMON DRAIN (OUTPUT | T) | | | | 12. | SOURCE, #3 | 12. | ANODE | 12. | COMMON DRAIN (OUTPUT | T) | | | | 13. | GATE, #2 | 13. | ANODE | 13. | GATE N-CH | | | □ □ □ □ 1.27 | | 14. | SOURCE, #2 | 14. | ANODE | 14. | COMMON DRAIN (OUTPUT | T) | | | | 15. | GATE, #1 | 15. | ANODE | 15. | COMMON DRAIN (OUTPUT | | | PITCH | | 16. | SOURCE, #1 | 16. | ANODE | 16. | SOURCE N-CH | | | | | | | | | | | | | | | | | | | | | | | 18 | | | | | | | | | | Ţ | | | | | | | | | | DIMENSIONS: MILLIMETERS | \*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | DOCUMENT NUMBER: | 98ASB42566B Electronic versions are uncontrolled except when accessed directly from the Docum<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in re | | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--| | DESCRIPTION: | SOIC-16 | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights or the rights of others. TSSOP-16 WB **DATE 19 OCT 2006** #### NOTES - DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT - EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABILE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINIAL NILMBERS ADE SUCIUMI ECIP. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIMETERS | | INCHES | | | |-----|-------------|------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 BSC | | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 | BSC | 0.252 BSC | | | | М | 0 ° | 8° | 0° | 8 ° | | #### **RECOMMENDED** SOLDERING FOOTPRINT\* ### 7.06 ٦ 1 0.65 **PITCH** 16X 0.36 1.26 **DIMENSIONS: MILLIMETERS** #### **GENERIC** MARKING DIAGRAM\* = Specific Device Code XXXX Α = Assembly Location = Wafer Lot L = Year W = Work Week G or • = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASH70247A | eversions are uncontrolled except when accessed directly from the Document Repository.<br>ersions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | DESCRIPTION: | TSSOP-16 | PAGE 1 OF 1 | | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales