

## High Speed Low Power CAN, CAN FD Transceiver

### **NCV7344**

#### Description

The NCV7344 CAN transceiver is the interface between a controller area network (CAN) protocol controller and the physical bus. The transceiver provides differential transmit capability to the bus and differential receive capability to the CAN controller.

The NCV7344 is an addition to the CAN high-speed transceiver family complementing NCV734x CAN stand-alone transceivers and previous generations such as AMIS42665, AMIS3066x, etc.

The NCV7344 guarantees additional timing parameters to ensure robust communication at data rates beyond 1 Mbps to cope with CAN flexible data rate requirements (CAN FD). These features make the NCV7344 an excellent choice for all types of HS-CAN networks, in nodes that require a low-power mode with wake-up capability via the CAN bus.

#### **Features**

- Compatible with ISO 11898-2:2016
- Specification for Loop Delay Symmetry up to 5 Mbps
- V<sub>IO</sub> pin on NCV7344–3 Version Allowing Direct Interfacing with 3 V to 5 V Microcontrollers
- Very Low Current Standby Mode with Wake-up via the Bus
- Low Electromagnetic Emission (EME) and High Electromagnetic Immunity
- Very Low EME without Common-mode (CM) Choke
- No Disturbance of the Bus Lines with an Un-powered Node
- Transmit Data (TxD) Dominant Timeout Function
- Under All Supply Conditions the Chip Behaves Predictably
- Very High ESD Robustness of Bus Pins, >8 kV System ESD Pulses
- Thermal Protection
- Bus Pins Short Circuit Proof to Supply Voltage and Ground
- Bus Pins Protected Against Transients in an Automotive Environment
- These are Pb-free Devices

#### Quality

- Wettable Flank Package for Enhanced Optical Inspection
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable

#### **Typical Applications**

- Automotive
- Industrial Networks

#### MARKING DIAGRAM





DFN8 MW SUFFIX CASE 507AB





NV7344xy= Specific Device Code

x = - or Ay = 0 or 3

- = long filter time

A = short filter time

A = Assembly Location

L = Wafer Lot Y = Year W = Work Week ■ Pb-Free Package

(Note: Microdot may be in either location)

#### PIN ASSIGNMENT





#### ORDERING INFORMATION

See detailed ordering and shipping information on page 11 of this data sheet.

#### **BLOCK DIAGRAM**



Figure 1. NCV7344-0 Block Diagram



Figure 2. NCV7344-3 Block Diagram

#### **TYPICAL APPLICATION**



Figure 3. Application Diagram NCV7344-0



Figure 4. Application Diagram NCV7344-3

**Table 1. PIN FUNCTION DESCRIPTION** 

| Pin | Name            | Description                                                                                     |
|-----|-----------------|-------------------------------------------------------------------------------------------------|
| 1   | TxD             | Transmit data input; low input → dominant driver; internal pull-up current                      |
| 2   | GND             | Ground                                                                                          |
| 3   | V <sub>CC</sub> | Supply voltage                                                                                  |
| 4   | RxD             | Receive data output; dominant transmitter → low output                                          |
| 5   | NC              | Not connected. On NCV7344–0 only                                                                |
| 5   | $V_{IO}$        | Digital Input / Output pins and other functions supply voltage. On NCV7344-3 only               |
| 6   | CANL            | Low-level CAN bus line (low in dominant mode)                                                   |
| 7   | CANH            | High-level CAN bus line (high in dominant mode)                                                 |
| 8   | STB             | Standby mode control input; internal pull-up current                                            |
|     | EP              | Exposed Pad. Recommended to connect to GND or left floating in application (DFN8 package only). |

#### **FUNCTIONAL DESCRIPTION**

#### **Operating Modes**

NCV7344 provides two modes of operation as illustrated in Table 2. These modes are selectable through pin STB.

**Table 2. OPERATING MODES** 

| Pin STB | Mode    | Pin RxD                                     |                                             |  |  |  |
|---------|---------|---------------------------------------------|---------------------------------------------|--|--|--|
| Low     | Normal  | Low when bus dominant                       | High when bus recessive                     |  |  |  |
| High    | Standby | Follows the bus<br>when wake-up<br>detected | High when no<br>wake-up<br>request detected |  |  |  |

#### **Normal Mode**

In the normal mode, the transceiver is able to communicate via the bus lines. The signals are transmitted and received to the CAN controller via the pins TxD and RxD. The slopes on the bus lines outputs are optimized to give low EME.

#### **Standby Mode**

In standby mode both the transmitter and receiver are disabled and a very low-power differential receiver monitors the bus lines for CAN bus activity. The bus lines are biased to ground and supply current is reduced to a minimum, typically 10  $\mu$ A. When a wake-up request is detected by the low-power differential receiver, the signal is first filtered and then verified as a valid wake signal after a time period of  $t_{wake\_filt}$ , the RxD pin is driven low by the transceiver (following the bus) to inform the controller of the wake-up request.

#### Wake-up

When a valid wake-up pattern (phase in order dominant – recessive – dominant) is detected during the standby mode the RxD pin follows the bus. Minimum length of each phase is  $t_{wake\ filt}$  – see Figure 5.

Pattern must be received within t<sub>wake\_to</sub> to be recognized as valid wake-up otherwise internal logic is reset.



Figure 5. NCV7344 Wake-up Behavior

#### **Overtemperature Detection**

A thermal protection circuit protects the IC from damage by switching off the transmitter if the junction temperature exceeds a value of approximately 180°C. Because the transmitter dissipates most of the power, the power dissipation and temperature of the IC is reduced. All other IC functions continue to operate. The transmitter off–state resets when the temperature decreases below the shutdown threshold and pin TxD goes high. The thermal protection circuit is particularly needed when a bus line short circuits.

#### **TxD Dominant Timeout Function**

A TxD dominant timeout timer circuit prevents the bus lines being driven to a permanent dominant state (blocking all network communication) if pin TxD is forced permanently low by a hardware and/or software application failure. The timer is triggered by a negative edge on pin TxD. If the duration of the low–level on pin TxD exceeds the internal timer value  $t_{\text{dom}(TxD)}$ , the transmitter is disabled, driving the bus into a recessive state. The timer is reset by a positive edge on pin TxD.

This TxD dominant timeout time  $t_{dom(TxD)}$  defines the minimum possible bit rate to 17 kbps.

#### **Fail Safe Features**

A current-limiting circuit protects the transmitter output stage from damage caused by accidental short circuit to either positive or negative supply voltage, although power dissipation increases during this fault condition.

Standby undervoltage on VCC pin prevents the chip sending data on the bus when there is not enough VCC supply voltage by entering standby mode. Undervoltage detection on VIO pin (NCV7344–3 version only) also causes transition to standby mode. Switch–off undervoltage detection level on supply pin(s) forces transceiver to disengage from the bus until the supply is recovered. After supply is recovered TxD pin must be first released to high to allow sending dominant bits again. Recovery time from undervoltage detection is equal to td(stb–nm) time.

The pins CANH and CANL are protected from automotive electrical transients (according to ISO 7637; see Figure 7). Pins TxD and STB are pulled high internally should the input become disconnected. Pins TxD, STB and RxD will be floating, preventing reverse supply should the VCC supply be removed.

#### **VIO Supply Pin**

The  $V_{IO}$  pin (available only on NCV7344–3 version) should be connected to microcontroller supply pin. By using  $V_{IO}$  supply pin shared with microcontroller the I/O levels between microcontroller and transceiver are properly adjusted. See Figure 4. Pin  $V_{IO}$  also provides the internal supply voltage for low–power differential receiver of the transceiver. This allows detection of wake–up request even when there is no supply voltage on pin  $V_{CC}$ .

#### **ELECTRICAL CHARACTERISTICS**

#### **Definitions**

All voltages are referenced to GND (pin 2). Positive currents flow into the IC. Sinking current means the current

is flowing into the pin; sourcing current means the current is flowing out of the pin.

#### **ABSOLUTE MAXIMUM RATINGS**

**Table 3. ABSOLUTE MAXIMUM RATINGS** 

| Symbol                 | Parameter                                                                  | Conditions                                  | Min  | Max  | Unit |
|------------------------|----------------------------------------------------------------------------|---------------------------------------------|------|------|------|
| V <sub>SUP</sub>       | Supply voltage V <sub>CC</sub> , V <sub>IO</sub>                           |                                             | -0.3 | +6   | V    |
| V <sub>CANH</sub>      | DC voltage at pin CANH                                                     | 0 < V <sub>CC</sub> < 5.25 V; no time limit | -42  | +42  | V    |
| V <sub>CANL</sub>      | DC voltage at pin CANL                                                     | 0 < V <sub>CC</sub> < 5.25 V; no time limit | -42  | +42  | V    |
| V <sub>CANH-CANL</sub> | DC voltage between CANH and CANL                                           |                                             | -42  | +42  | V    |
| V <sub>I/O</sub>       | DC voltage at pin TxD, RxD, STB                                            |                                             | -0.3 | +6   | V    |
| V <sub>esdHBM</sub>    | Electrostatic discharge voltage at all pins,<br>Component HBM              | (Note 1)                                    | -8   | +8   | kV   |
| V <sub>esdCDM</sub>    | Electrostatic discharge voltage at all pins,<br>Component CDM              | (Note 2)                                    | -750 | +750 | V    |
| V <sub>esdIEC</sub>    | Electrostatic discharge voltage at pins CANH and CANL, System HBM (Note 4) | (Note 3)                                    | -8   | +8   | kV   |
| V <sub>schaff</sub>    | Voltage transients, pins CANH, CANL. According                             | test pulses 1                               | -100 |      | V    |
|                        | to ISO7637-3, Class C (Note 4)                                             | test pulses 2a                              |      | +75  | V    |
|                        |                                                                            | test pulses 3a                              | -150 |      | V    |
|                        |                                                                            | test pulses 3b                              |      | +100 | V    |
| Latch-up               | Static latch-up at all pins                                                | (Note 5)                                    |      | 150  | mA   |
| T <sub>stg</sub>       | Storage temperature                                                        |                                             | -55  | +150 | °C   |
| T <sub>J</sub>         | Maximum junction temperature                                               |                                             | -40  | +170 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 2. Standardized charged device model ESD pulses when tested according to AEC-Q100-011
- 3. System human body model electrostatic discharge (ESD) pulses in accordance to IEC 61000-4-2. Equivalent to discharging a 150 pF capacitor through a 330 Ω resistor referenced to GND.
- 4. Results were verified by external test house.
- 5. Static latch-up immunity: Static latch-up protection level when tested according to EIA/JESD78.

#### **Table 4. THERMAL CHARACTERISTICS**

| Parameter                                                                                                                                                                | Symbol                                                   | Value     | Unit         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------|--------------|
| Thermal characteristics, SOIC-8 (Note 6) Thermal Resistance Junction-to-Air, Free air, 1S0P PCB (Note 7) Thermal Resistance Junction-to-Air, Free air, 2S2P PCB (Note 8) | $egin{array}{c} R_{	heta JA} \ R_{	heta JA} \end{array}$ | 131<br>81 | °C/W<br>°C/W |
| Thermal characteristics, DFN8 (Note 6) Thermal Resistance Junction-to-Air, Free air, 1S0P PCB (Note 7) Thermal Resistance Junction-to-Air, Free air, 2S2P PCB (Note 8)   | $egin{array}{c} R_{	hetaJA} \ R_{	hetaJA} \end{array}$   | 125<br>58 | °C/W<br>°C/W |

<sup>6.</sup> Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters.

Standardized human body model electrostatic discharge (ESD) pulses in accordance to EIA-JESD22. Equivalent to discharging a 100 pF capacitor through a 1.5 kΩ resistor.

<sup>7.</sup> Values based on test board according to EIA/JEDEC Standard JESD51-3, signal layer with 10% trace coverage.

<sup>8.</sup> Values based on test board according to EIA/JEDEC Standard JESD51-7, signal layers with 10% trace coverage.

#### **ELECTRICAL CHARACTERISTICS**

**Table 5. ELECTRICAL CHARACTERISTICS**  $V_{CC}$  = 4.75 V to 5.25 V;  $V_{IO}$  = 2.8 to 5.25 V;  $T_{J}$  = -40 to +150°C;  $R_{LT}$  = 60  $\Omega$ ,  $C_{LT}$  = 100 pF,  $C_{LT}$  not used,  $C_{RXD}$  = 15 pF unless specified otherwise.

| Symbol                       | Parameter                                                | Conditions                                                                                           | Min  | Тур  | Max  | Unit |
|------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|------|------|------|
| SUPPLY (Pin V                | cc)                                                      |                                                                                                      |      |      |      |      |
| V <sub>CC</sub>              | Power supply voltage                                     | (Note 9)                                                                                             | 4.75 | 5    | 5.25 | V    |
| I <sub>CC</sub>              | Supply current                                           | Dominant; V <sub>TxD</sub> = Low                                                                     | 20   | 45   | 70   | mA   |
|                              |                                                          | Recessive; V <sub>TxD</sub> = High                                                                   | 1.9  | 5    | 10   | mA   |
| I <sub>CCS</sub>             | Supply current in standby mode                           | T <sub>J</sub> ≤ 100°C, (Note 10)                                                                    | -    | 10   | 15   | μΑ   |
| V <sub>UVD(VCC)(stby)</sub>  | Standby undervoltage detection V <sub>CC</sub> pin       |                                                                                                      | 3.5  | 4    | 4.3  | V    |
| V <sub>UVD(VCC)(swoff)</sub> | Switch-off undervoltage detection V <sub>CC</sub> pin    |                                                                                                      | 2.0  | 2.3  | 2.6  | V    |
| V <sub>IO</sub> SUPPLY VO    | DLTAGE (Pin V <sub>IO</sub> ) Only for NCV7344–3 version |                                                                                                      |      |      |      |      |
| V <sub>IO</sub>              | Supply voltage on pin V <sub>IO</sub>                    |                                                                                                      | 2.8  | _    | 5.5  | ٧    |
| I <sub>IOS</sub>             | Supply current on pin V <sub>IO</sub> in standby mode    | T <sub>J</sub> ≤ 100°C, (Note 10)                                                                    | _    | _    | 11   | μΑ   |
| I <sub>CCS</sub>             | Supply current on pin V <sub>CC</sub> in standby mode    | T <sub>J</sub> ≤ 100°C, (Note 10)                                                                    | -    | 0    | 4.0  | μΑ   |
| I <sub>IONM</sub>            | Supply current on pin V <sub>IO</sub> during normal      | Dominant; V <sub>TxD</sub> = Low                                                                     | 0.45 | 0.65 | 0.9  | m/   |
|                              | mode                                                     | Recessive; V <sub>TxD</sub> = High                                                                   | 0.32 | 0.43 | 0.58 |      |
| V <sub>UVDVIO</sub>          | Undervoltage detection voltage on V <sub>IO</sub> pin    |                                                                                                      | 2.0  | 2.3  | 2.6  | ٧    |
| TRANSMITTER                  | DATA INPUT (Pin TxD)                                     |                                                                                                      |      |      |      |      |
| V <sub>IH</sub>              | High-level input voltage                                 | Output recessive                                                                                     | 2.0  | _    | -    | V    |
| V <sub>IL</sub>              | Low-level input voltage                                  | Output dominant                                                                                      | -    | -    | 0.8  | V    |
| I <sub>IH</sub>              | High-level input current                                 | $V_{TxD} = V_{CC}/V_{IO}$                                                                            | -5   | 0    | +5   | μA   |
| I <sub>IL</sub>              | Low-level input current                                  | V <sub>TxD</sub> = 0 V                                                                               | -300 | -150 | -75  | μA   |
| C <sub>i</sub>               | Input capacitance                                        | (Note 10)                                                                                            | -    | 5    | 10   | рF   |
| TRANSMITTER                  | MODE SELECT (Pin STB)                                    |                                                                                                      |      |      | •    |      |
| V <sub>IH</sub>              | High-level input voltage                                 | Standby mode                                                                                         | 2.0  | _    | -    | V    |
| V <sub>IL</sub>              | Low-level input voltage                                  | Normal mode                                                                                          | -    | -    | 0.8  | V    |
| I <sub>IH</sub>              | High-level input current                                 | $V_{STB} = V_{CC}/V_{IO}$                                                                            | -1   | 0    | +1   | μA   |
| I <sub>IL</sub>              | Low-level input current                                  | V <sub>STB</sub> = 0 V                                                                               | -15  | _    | -1   | μA   |
| C <sub>i</sub>               | Input capacitance                                        | (Note 10)                                                                                            | _    | 5    | 10   | рF   |
| RECEIVER DAT                 | TA OUTPUT (Pin RxD)                                      |                                                                                                      |      |      | •    |      |
| I <sub>OH</sub>              | High-level output current                                | Normal mode $V_{RxD} = V_{CC}/V_{IO} - 0.4 V$                                                        | -8   | -3   | -1   | m/   |
| l <sub>OL</sub>              | Low-level output current                                 | V <sub>RxD</sub> = 0.4 V                                                                             | 1    | 6    | 12   | m/   |
| BUS LINES (Pir               | ns CANH and CANL)                                        |                                                                                                      |      |      |      |      |
| I <sub>o(rec)</sub>          | Recessive output current at pins CANH and CANL           | -27 V < V <sub>CANH</sub> , V <sub>CANL</sub> < +32 V;<br>Normal mode                                | -5   | -    | +5   | m    |
| Ι <sub>LI</sub>              | Input leakage current                                    | 0 $\Omega$ < R(V <sub>CC</sub> to GND) < 1 M $\Omega$<br>V <sub>CANL</sub> = V <sub>CANH</sub> = 5 V | -5   | 0    | +5   | μA   |
| V <sub>o(rec)(CANH)</sub>    | Recessive output voltage at pin CANH                     | Normal mode, $V_{TxD}$ = High; $R_{LT}$ and $C_{LT}$ not used                                        | 2.0  | 2.5  | 3.0  | V    |
| V <sub>o(rec)(CANL)</sub>    | Recessive output voltage at pin CANL                     | Normal mode, $V_{TxD}$ = High;<br>$R_{LT}$ and $C_{LT}$ not used                                     | 2.0  | 2.5  | 3.0  | ٧    |
| V <sub>o(off)(CANH)</sub>    | Recessive output voltage at pin CANH                     | Standby mode;<br>R <sub>LT</sub> and C <sub>LT</sub> not used                                        | -0.1 | 0    | 0.1  | ٧    |

**Table 5. ELECTRICAL CHARACTERISTICS**  $V_{CC}$  = 4.75 V to 5.25 V;  $V_{IO}$  = 2.8 to 5.25 V;  $T_{J}$  = -40 to +150°C;  $R_{LT}$  = 60  $\Omega$ ,  $C_{LT}$  = 100 pF,  $C_{LT}$  not used,  $C_{RXD}$  = 15 pF unless specified otherwise.

| Symbol                        | Parameter                                                                                   | Conditions                                                                                                                       | Min  | Тур  | Max  | Unit            |
|-------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------|------|------|-----------------|
| BUS LINES (Pin                | s CANH and CANL)                                                                            |                                                                                                                                  |      |      |      |                 |
| $V_{o(off)(CANL)}$            | Recessive output voltage at pin CANL                                                        | Standby mode;<br>R <sub>LT</sub> and C <sub>LT</sub> not used                                                                    | -0.1 | 0    | 0.1  | V               |
| $V_{o(off)(diff)}$            | Differential bus output voltage<br>(VCANH - VCANL)                                          | Standby mode;<br>R <sub>LT</sub> and C <sub>LT</sub> not used                                                                    | -0.2 | 0    | 0.2  | V               |
| $V_{o(dom)(CANH)}$            | Dominant output voltage at pin CANH                                                         | $V_{TxD} = 0 \text{ V; } t < t_{dom(TxD);}$ $50 \Omega < R_{LT} < 65 \Omega$                                                     | 2.75 | 3.5  | 4.5  | V               |
| $V_{o(dom)(CANL)}$            | Dominant output voltage at pin CANL                                                         | $V_{TxD} = 0 \text{ V; } t < t_{dom(TxD);}$ $50 \Omega < R_{LT} < 65 \Omega$                                                     | 0.5  | 1.5  | 2.25 | V               |
| $V_{o(dom)(diff)}$            | Differential bus output voltage<br>(V <sub>CANH</sub> - V <sub>CANL</sub> )                 | $V_{TxD}$ = 0 V; dominant;<br>45 $\Omega$ < R <sub>LT</sub> < 65 $\Omega$                                                        | 1.5  | 2.25 | 3.0  | V               |
| V <sub>o(dom)(diff)_arb</sub> | Differential bus output voltage during arbitration (V <sub>CANH</sub> – V <sub>CANL</sub> ) | $R_{LT} = 2.24 \text{ k}\Omega$ (Note 10)                                                                                        | 1.5  | -    | 5.0  | V               |
| $V_{o(rec)(diff)}$            | Differential bus output voltage<br>(V <sub>CANH</sub> - V <sub>CANL</sub> )                 | V <sub>TxD</sub> = High; recessive; no load                                                                                      | -50  | 0    | +50  | mV              |
| $V_{o(dom)(sym)}$             | Dominant output voltage driver symmetry (VCANH + VCANL)                                     | $R_{LT}$ = 60 $\Omega$ ; $C_1$ = 4.7 nF;<br>TxD = square wave up to 1 MHz                                                        | 0.9  | 1.0  | 1.1  | V <sub>CC</sub> |
| I <sub>o(sc)(CANH)</sub>      | Short circuit output current at pin CANH                                                    | -3 V < V <sub>CANH</sub> < +18 V                                                                                                 | -100 | -70  | 1.5  | mA              |
| I <sub>o(sc)(CANL)</sub>      | Short circuit output current at pin CANL                                                    | -3 V < V <sub>CANL</sub> < +36 V                                                                                                 | -1.5 | 70   | 100  | mA              |
| V <sub>i(rec)(diff)_NM</sub>  | Differential input voltage range recessive state                                            | Normal or Silent mode;<br>$-12 \text{ V} \leq \text{V}_{\text{CANH}}$ ,<br>$\text{V}_{\text{CANL}} \leq +12 \text{ V}$ ; no load | -3.0 | -    | 0.5  | V               |
| V <sub>i(rec)(diff)_LP</sub>  |                                                                                             | Standby or Sleep mode;<br>$-12 \text{ V} \leq \text{V}_{CANH}$ ,<br>$\text{V}_{CANL} \leq +12 \text{ V}$ ; no load               | -3.0 |      | 0.4  | ٧               |
| $V_{i(dom)(diff)\_NM}$        | Differential input voltage range dominant state                                             | Normal or Silent mode;<br>$-12 \text{ V} \leq \text{V}_{CANH}$ ,<br>$\text{V}_{CANL} \leq +12 \text{ V}$ ; no load               | 0.9  | -    | 8.0  | V               |
| V <sub>i(dom)(diff)_LP</sub>  |                                                                                             | Standby or Sleep mode;<br>$-12 \text{ V} \leq \text{V}_{CANH}$ ,<br>$\text{V}_{CANL} \leq +12 \text{ V}$ ; no load               | 1.05 |      | 8.0  | V               |
| $V_{i(diff)(th)}$ _NORM       | Differential receiver threshold voltage in normal mode                                      | $-12 \text{ V} \le \text{V}_{CANL} \le +12 \text{ V};$<br>$-12 \text{ V} \le \text{V}_{CANH} \le +12 \text{ V}$                  | 0.5  | -    | 0.9  | V               |
| $V_{i(diff)(th)\_NORM\_H}$    | Differential receiver threshold voltage in normal mode, extended range                      | -30 V < V <sub>CANL</sub> < +35 V;<br>-30 V < V <sub>CANH</sub> < +35 V                                                          | 0.4  | -    | 1.0  | V               |
| $V_{i(diff)(th)\_STDBY}$      | Differential receiver threshold voltage in standby mode                                     | $-12 \text{ V} \le \text{V}_{CANL} \le +12 \text{ V};$<br>$-12 \text{ V} \le \text{V}_{CANH} \le +12 \text{ V}$                  | 0.4  | -    | 1.05 | V               |
| R <sub>i(cm)(CANH)</sub>      | Common-mode input resistance at pin CANH                                                    | $-2 \text{ V} \le \text{V}_{CANH} \le +7 \text{ V};$<br>$-2 \text{ V} \le \text{V}_{CANL} \le +7 \text{ V}$                      | 15   | 26   | 37   | kΩ              |
| R <sub>i(cm)(CANL)</sub>      | Common-mode input resistance at pin CANL                                                    | $-2 \text{ V} \le \text{V}_{CANH} \le +7 \text{ V};$<br>$-2 \text{ V} \le \text{V}_{CANL} \le +7 \text{ V}$                      | 15   | 26   | 37   | kΩ              |
| R <sub>i(cm)(m)</sub>         | Matching between pin CANH and pin CANL common mode input resistance                         | V <sub>CANH</sub> = V <sub>CANL</sub> = +5 V                                                                                     | -1   | 0    | +1   | %               |
| R <sub>i(diff)</sub>          | Differential input resistance                                                               | $-2 \text{ V} \le \text{V}_{CANH} \le +7 \text{ V};$<br>$-2 \text{ V} \le \text{V}_{CANL} \le +7 \text{ V}$                      | 25   | 50   | 75   | kΩ              |
| C <sub>i(CANH)</sub>          | Input capacitance at pin CANH                                                               | V <sub>TxD</sub> = High; (Note 10)                                                                                               | -    | 7.5  | 20   | pF              |
| C <sub>i(CANL)</sub>          | Input capacitance at pin CANL                                                               | V <sub>TxD</sub> = High; (Note 10)                                                                                               | -    | 7.5  | 20   | pF              |
| C <sub>i(diff)</sub>          | Differential input capacitance                                                              | V <sub>TxD</sub> = High; (Note 10)                                                                                               | _    | 3.75 | 10   | pF              |

**Table 5. ELECTRICAL CHARACTERISTICS**  $V_{CC}$  = 4.75 V to 5.25 V;  $V_{IO}$  = 2.8 to 5.25 V;  $T_{J}$  = -40 to +150°C;  $R_{LT}$  = 60  $\Omega$ ,  $C_{LT}$  = 100 pF,  $C_{1}$  not used,  $C_{RXD}$  = 15 pF unless specified otherwise.

| Symbol                     | Parameter                                                     | Conditions                          | Min   | Тур | Max | Unit |
|----------------------------|---------------------------------------------------------------|-------------------------------------|-------|-----|-----|------|
| TIMING CHARA               | ACTERISTICS (see Figures 6 and 8)                             |                                     | •     | •   | •   |      |
| t <sub>d(TxD-BUSon)</sub>  | Delay TxD to bus active                                       |                                     | -     | 75  | -   | ns   |
| t <sub>d(TxD-BUSoff)</sub> | Delay TxD to bus inactive                                     |                                     | -     | 85  | -   | ns   |
| t <sub>d(BUSon-RxD)</sub>  | Delay bus active to RxD                                       |                                     | -     | 24  | -   | ns   |
| t <sub>d(BUSoff-RxD)</sub> | Delay bus inactive to RxD                                     |                                     | -     | 32  | -   | ns   |
| t <sub>pd_dr</sub>         | ,                                                             |                                     | 50    | 100 | 210 | ns   |
| t <sub>pd_rd</sub>         | Propagation delay TxD to RxD recessive to dominant transition |                                     | 50    | 120 | 210 | ns   |
| t <sub>d(stb-nm)</sub>     | Delay standby mode to normal mode                             |                                     | 5     | 11  | 20  | μs   |
| t <sub>wake_filt</sub>     | Filter time for wake-up via bus                               | NCV7344 version                     | 0.5 – |     | 5   | μs   |
|                            |                                                               | NCV7344A version                    | 0.15  | =   | 1.8 | μS   |
| t <sub>dwakerd</sub>       | Delay to flag wake event (recessive to dominant transitions)  | Valid bus wake-up event             | 0.5   | 2.6 | 6   | μs   |
| t <sub>dwakedr</sub>       | Delay to flag wake event (dominant to recessive transitions)  | Valid bus wake-up event             | 0.5   | 2.6 | 6   | μs   |
| t <sub>wake_to</sub>       | Bus time for wake-up timeout                                  | Standby mode                        | 1     | -   | 10  | ms   |
| t <sub>dom(TxD)</sub>      | TxD dominant time for timeout                                 | V <sub>TxD</sub> = Low; Normal mode | 1     | _   | 10  | ms   |
| t <sub>Bit(RxD)</sub>      | Bit time on RxD pin                                           | $t_{Bit(TxD)} = 500 \text{ ns}$     | 400   | _   | 550 | ns   |
|                            |                                                               | t <sub>Bit(TxD)</sub> = 200 ns      | 120   | _   | 220 | ns   |
| t <sub>Bit(Vi(diff))</sub> | Bit time on bus (CANH – CANL pin)                             | $t_{Bit(TxD)} = 500 \text{ ns}$     | 435   | _   | 530 | ns   |
|                            |                                                               | t <sub>Bit(TxD)</sub> = 200 ns      | 155   | -   | 210 | ns   |
| $\Delta t_Rec$             | Receiver timing symmetry                                      | $t_{Bit(TxD)} = 500 \text{ ns}$     | -65   | -   | +40 | ns   |
|                            | $\Delta t_{Rec} = t_{Bit(RxD)} - t_{Bit(Vi(diff))}$           | t <sub>Bit(TxD)</sub> = 200 ns      | -45   | _   | +15 | ns   |
| THERMAL SHU                | ITDOWN                                                        |                                     | -     | -   | -   | -    |
| $T_{J(sd)}$                | Shutdown junction temperature                                 | Junction temperature rising         | 160   | 180 | 200 | °C   |

<sup>9.</sup> In the range between VUVD(VCC)(stby) and 4.75 V and from 5.25 V to 6 V the chip is fully functional; some parameters may be outside of the specification.

<sup>10.</sup> Values based on design and characterization, not tested in production

#### **MEASUREMENT SETUPS AND DEFINITIONS**



Figure 6. Transceiver Timing Diagram



**Figure 7. Test Circuit for Automotive Transients** 



Figure 8. Test Circuit for Timing Characteristics

Table 6. ISO 11898-2:2016 Parameter Cross-Reference Table

| ISO 11898-2:2016 Specification                                                 |                                          | NCV7344<br>Datasheet                                 |
|--------------------------------------------------------------------------------|------------------------------------------|------------------------------------------------------|
| Parameter                                                                      | Notation                                 | Symbol                                               |
| Dominant output characteristics                                                |                                          |                                                      |
| Single ended voltage on CAN_H                                                  | V <sub>CAN_H</sub>                       | V <sub>o(dom)(CANH)</sub>                            |
| Single ended voltage on CAN_L                                                  | V <sub>CAN_L</sub>                       | V <sub>o(dom)(CANL)</sub>                            |
| Differential voltage on normal bus load                                        | $V_{Diff}$                               | $V_{o(dom)(diff)}$                                   |
| Differential voltage on effective resistance during arbitration                | $V_{Diff}$                               | V <sub>o(dom)(diff)_arb</sub>                        |
| Differential voltage on extended bus load range (optional)                     | $V_{Diff}$                               | $V_{o(dom)(diff)}$                                   |
| Driver symmetry                                                                | ·                                        |                                                      |
| Driver symmetry                                                                | $V_{SYM}$                                | $V_{o(dom)(sym)}$                                    |
| Driver output current                                                          | •                                        |                                                      |
| Absolute current on CAN_H                                                      | I <sub>CAN_H</sub>                       | I <sub>o(SC)(CANH)</sub>                             |
| Absolute current on CAN_L                                                      | I <sub>CAN_L</sub>                       | I <sub>o(SC)(CANL)</sub>                             |
| Receiver output characteristics, bus biasing active                            | •                                        |                                                      |
| Single ended output voltage on CAN_H                                           | V <sub>CAN_H</sub>                       | V <sub>o(rec)(CANH)</sub>                            |
| Single ended output voltage on CAN_L                                           | $V_{CAN_{L}}$                            | V <sub>o(rec)(CANL)</sub>                            |
| Differential output voltage                                                    | $V_{Diff}$                               | V <sub>o(rec)(diff)</sub>                            |
| Receiver output characteristics, bus biasing inactive                          | •                                        |                                                      |
| Single ended output voltage on CAN_H                                           | V <sub>CAN_H</sub>                       | V <sub>o(off)(CANH)</sub>                            |
| Single ended output voltage on CAN_L                                           | $V_{CAN_{L}}$                            | V <sub>o(off)(CANL)</sub>                            |
| Differential output voltage                                                    | $V_{Diff}$                               | $V_{o(off)(diff)}$                                   |
| Optional transmit dominant timeout                                             | <u>'</u>                                 |                                                      |
| Transmit dominant timeout, long                                                | t <sub>dom</sub>                         | t <sub>dom(TxD)</sub>                                |
| Transmit dominant timeout, short                                               | t <sub>dom</sub>                         | NA                                                   |
| Static receiver input characteristics, bus biasing active                      |                                          |                                                      |
| Recessive state differential input voltage range                               | $V_{Diff}$                               | V <sub>i(rec)(diff)_NM</sub>                         |
| Dominant state differential input voltage range                                | $V_{Diff}$                               | V <sub>i(dom)(diff)_NM</sub>                         |
| Static receiver input characteristics, bus biasing inactive                    | l                                        | <u> </u>                                             |
| Recessive state differential input voltage range                               | $V_{Diff}$                               | V <sub>i(rec)(diff)_LP</sub>                         |
| Dominant state differential input voltage range                                | $V_{Diff}$                               | V <sub>i(dom)(diff)</sub> LP                         |
| Receiver input resistance                                                      |                                          |                                                      |
| Differential internal resistance                                               | R <sub>Diff</sub>                        | R <sub>i(diff)</sub>                                 |
| Single ended internal resistance                                               | R <sub>CAN_H</sub><br>R <sub>CAN_L</sub> | R <sub>i(cm)(CANH)</sub><br>R <sub>i(cm)(CANL)</sub> |
| Receiver input resistance matching                                             | •                                        |                                                      |
| Matching a of internal resistance                                              | $m_R$                                    | R <sub>i(cm)(m)</sub>                                |
| Implementation loop delay requirement                                          |                                          |                                                      |
| Loop delay                                                                     | t <sub>Loop</sub>                        | t <sub>pd_rd</sub><br>t <sub>pd_dr</sub>             |
| Optional implementation data signal timing requirements for use with bit rates | above 1 Mbit/s and up to 2               | _                                                    |
| Transmitted recessive bit width @ 2 Mbit/s                                     | t <sub>Bit(Bus)</sub>                    | t <sub>Bit(Vi(diff))</sub>                           |
| Received recessive bit width @ 2 Mbit/s                                        | t <sub>Bit(RXD)</sub>                    | t <sub>Bit(RxD)</sub>                                |

Table 6. ISO 11898-2:2016 Parameter Cross-Reference Table

| Parameter                                                                            | Notation                                 | Symbol                                 |
|--------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------|
| Receiver timing symmetry @ 2 Mbit/s                                                  | $\Delta t_{Rec}$                         | $\Delta_{tRec}$                        |
| Optional implementation data signal timing requirements for use with bit rates above | e 2 Mbit/s and up to 5 I                 | Mbit/s                                 |
| Transmitted recessive bit width @ 5 Mbit/s                                           | t <sub>Bit(Bus)</sub>                    | t <sub>Bit(Vi(diff))</sub>             |
| Transmitted recessive bit width @ 5 Mbit/s                                           | t <sub>Bit(RXD)</sub>                    | t <sub>Bit(RxD)</sub>                  |
| Received recessive bit width @ 5 Mbit/s                                              | $\Delta t_{Rec}$                         | $\Delta t_{Rec}$                       |
| Maximum ratings of V <sub>CAN_H</sub> , V <sub>CAN_L</sub> and V <sub>Diff</sub>     |                                          |                                        |
| Maximum rating V <sub>Diff</sub>                                                     | $V_{Diff}$                               | V <sub>CANH-CANL</sub>                 |
| General maximum rating V <sub>CAN_H</sub> and V <sub>CAN_L</sub>                     | V <sub>CAN_H</sub><br>V <sub>CAN_L</sub> | V <sub>CANH</sub><br>V <sub>CANL</sub> |
| Optional: Extended maximum rating V <sub>CAN_H</sub> and V <sub>CAN_L</sub>          | V <sub>CAN_H</sub><br>V <sub>CAN_L</sub> | NA                                     |
| Maximum leakage currents on CAN_H and CAN_L, unpowered                               |                                          |                                        |
| Leakage current on CAN_H, CAN_L                                                      | I <sub>CAN_H</sub><br>I <sub>CAN_L</sub> | lμ                                     |
| Bus biasing control timings                                                          |                                          |                                        |
| CAN activity filter time, long                                                       | t <sub>Filter</sub>                      | t <sub>wake_filt</sub>                 |
| CAN activity filter time, short                                                      | t <sub>Filter</sub>                      | t <sub>wake_filt</sub>                 |
| Wake-up timeout, short                                                               | t <sub>Wake</sub>                        | NA                                     |
| Wake-up timeout, long                                                                | t <sub>Wake</sub>                        | t <sub>wake_to</sub>                   |
| Timeout for bus inactivity (Required for selective wake-up implementation only)      | t <sub>Silence</sub>                     | NA                                     |
| Bus Bias reaction time (Required for selective wake-up implementation only)          | t <sub>Bias</sub>                        | NA                                     |

#### **DEVICE ORDERING INFORMATION** (High Speed Low Power CAN, CANFD Transceiver)

| Part Number    | Long FT | Short FT | Vio | NC | Temperature<br>Range | Package                        | Shipping <sup>†</sup> |
|----------------|---------|----------|-----|----|----------------------|--------------------------------|-----------------------|
| NCV7344D10R2G  | Х       |          |     | Х  |                      |                                |                       |
| NCV7344D13R2G  | Х       |          | X   |    |                      | SOIC 150 8 GREEN (Matte        |                       |
| NCV7344AD10R2G |         | Х        |     | Х  |                      | Sn, JEDEC MS-012)<br>(Pb-Free) |                       |
| NCV7344AD13R2G |         | Х        | Х   |    |                      |                                | 3000 / Tape &         |
| NCV7344MW0R2G  | Х       |          |     | Х  | –40°C to +150°C      |                                | Reel                  |
| NCV7344MW3R2G  | Х       |          | Х   |    |                      | DFN 8                          |                       |
| NCV7344AMW0R2G |         | Х        |     | Х  |                      | Wettable Flank<br>(Pb–Free)    |                       |
| NCV7344AMW3R2G |         | Х        | Х   |    | 1                    |                                |                       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# DFNW8 3x3, 0.65P CASE 507AB ISSUE E SCALE 2:1

DATE 02 JUL 2021

#### NOTES:

SECTION C-C

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- DIMENSION & APPLIES TO PLATED
   TERMINALS AND IS MEASURED BETWEEN
   0.15 AND 0.30MM FROM THE TERMINAL TIP.
- 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.
- 5. THIS DEVICE CONTAINS WETTABLE FLANK
  DESIGN FEATURES TO AID IN FILLET
  FORMATION ON THE LEADS DURING MOUNTING.





MOUNTING FOOTPRINT

PIN ONE REFERENCE

AA4 A1

PLATING

ALTERNATE CONSTRUCTION

DETAIL B





### GENERIC MARKING DIAGRAM\*



XXXXXX = Specific Device Code

A = Assembly Location

L = Wafer Lot Y = Year

W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " •", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED" |  |             |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| DESCRIPTION:     | DFNW8 3x3, 0.65P                                                                                                                              |  | PAGE 1 OF 1 |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.





#### SOIC-8 NB CASE 751-07 **ISSUE AK**

**DATE 16 FEB 2011** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 4.80   | 5.00   | 0.189     | 0.197 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.053     | 0.069 |  |
| D   | 0.33   | 0.51   | 0.013     | 0.020 |  |
| G   | 1.27   | 7 BSC  | 0.050 BSC |       |  |
| Н   | 0.10   | 0.25   | 0.004     | 0.010 |  |
| J   | 0.19   | 0.25   | 0.007     | 0.010 |  |
| K   | 0.40   | 1.27   | 0.016     | 0.050 |  |
| М   | 0 °    | 8 °    | 0 °       | 8 °   |  |
| N   | 0.25   | 0.50   | 0.010     | 0.020 |  |
| S   | 5.80   | 6.20   | 0.228     | 0.244 |  |

#### **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week W

= Pb-Free Package

XXXXXX XXXXXX AYWW AYWW Ŧ  $\mathbb{H}$ Discrete **Discrete** (Pb-Free)

XXXXXX = Specific Device Code = Assembly Location Α = Year ww = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 1 OF 2 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

#### SOIC-8 NB CASE 751-07 ISSUE AK

#### **DATE 16 FEB 2011**

| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER                                                                 | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1               | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1                            | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                               | STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                                                    | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd                    | STYLE 8:<br>PIN 1. COLLECTOR, DIE #1<br>2. BASE. #1                                                                                                                             |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND                                                              | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                                               | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                         |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                     | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON               | STYLE 16:  PIN 1. EMITTER, DIE #1  2. BASE, DIE #1  3. EMITTER, DIE #2  4. BASE, DIE #2  5. COLLECTOR, DIE #2  7. COLLECTOR, DIE #2  8. COLLECTOR, DIE #1  8. COLLECTOR, DIE #1 |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC                                                                                          | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                                             | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                           |
| STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6                                        | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                              |
| STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT                                                                                         | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                    | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                            | STYLE 28: PIN 1. SW TO GND 2. DASIC OFF 3. DASIC SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN                                                                                |
| STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                        | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                           |                                                                                                                                                     |                                                                                                                                                                                 |

| DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when accessed directly from the Document Repository.  Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                | PAGE 2 OF 2 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales