# MOSFET – Power, P-Channel, D<sup>2</sup>PAK

# -60 V, -18.5 A

#### Features

- Designed for Low R<sub>DS(on)</sub>
- Withstands High Energy in Avalanche and Commutation Modes
- AEC Q101 Qualified NTBV5605
- These Devices are Pb-Free and are RoHS Compliant

#### Applications

- Power Supplies
- PWM Motor Control
- Converters
- Power Management

### **MAXIMUM RATINGS** (T<sub>J</sub> = $25^{\circ}$ C unless otherwise noted)

| Paran                                                                                                                                                              | Symbol                                | Value | Unit                                 |               |    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------|--------------------------------------|---------------|----|
| Drain-to-Source Voltage                                                                                                                                            |                                       |       | V <sub>DSS</sub>                     | -60           | V  |
| Gate-to-Source Voltage                                                                                                                                             | Ð                                     |       | V <sub>GS</sub>                      | ±20           | V  |
| Continuous Drain<br>Current (Note 1)                                                                                                                               | Steady T <sub>A</sub> = 25°C<br>State |       | ۱ <sub>D</sub>                       | -18.5         | A  |
| Power Dissipation<br>(Note 1)                                                                                                                                      | Steady T <sub>A</sub> = 25°C<br>State |       | P <sub>D</sub>                       | 88            | W  |
| Pulsed Drain Current                                                                                                                                               | t <sub>p</sub> =                      | 10 μs | I <sub>DM</sub>                      | -55           | А  |
| Operating Junction and Storage Temperature                                                                                                                         |                                       |       | T <sub>J</sub> ,<br>T <sub>STG</sub> | –55 to<br>175 | °C |
| Single Pulse Drain-to-Source Avalanche Energy (V <sub>DD</sub> = 25 V, V <sub>GS</sub> = 5.0 V, I <sub>PK</sub> = 15 A, L = 3.0 mH, R <sub>G</sub> = 25 $\Omega$ ) |                                       |       | E <sub>AS</sub>                      | 338           | mJ |
| Lead Temperature for Soldering Purposes (1/8 in from case for 10 s)                                                                                                |                                       |       | ΤL                                   | 260           | °C |

#### THERMAL RESISTANCE RATINGS

| Parameter                               | Symbol          | Max | Unit |
|-----------------------------------------|-----------------|-----|------|
| Junction-to-Case (Drain) - Steady State | $R_{\theta JC}$ | 1.7 | °C/W |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

- 1. When surface mounted to an FR4 board using 1" pad size (Cu Årea 1.127 in<sup>2</sup>).
- When surface mounted to an FR4 board using the minimum recommended pad size (Cu Area 0.41 in<sup>2</sup>).



# **ON Semiconductor®**

#### http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> TYP | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| -60 V                | 120 mΩ @ –5.0 V         | –18.5 A            |







### ORDERING INFORMATION

| Device      | Package                         | Shipping <sup>†</sup> |
|-------------|---------------------------------|-----------------------|
| NTB5605PT4G | D <sup>2</sup> PAK<br>(Pb–Free) | 800 / Tape & Reel     |
| NTBV5605T4G | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape & Reel     |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

## **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = $25^{\circ}$ C unless otherwise noted)

| Characteristic                                               | Symbol                               | Test Condition                                                                                                        |                           | Min  | Тур        | Max  | Unit  |
|--------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------|------|------------|------|-------|
| OFF CHARACTERISTICS                                          |                                      |                                                                                                                       |                           |      | •          |      |       |
| Drain-to-Source Breakdown Voltage                            | V <sub>(Br)DSS</sub>                 | $V_{GS}$ = 0 V, $I_D$ = -250 $\mu$ A                                                                                  |                           | -60  |            |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(Br)DSS</sub> /T <sub>J</sub> |                                                                                                                       |                           |      | -64        |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                     | V <sub>GS</sub> = 0 V                                                                                                 | $T_J = 25^{\circ}C$       |      |            | -1.0 | μA    |
|                                                              |                                      | $V_{DS} = -60 V$                                                                                                      | T <sub>J</sub> = 125°C    |      |            | -10  |       |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                     | V <sub>DS</sub> = 0 V, V <sub>0</sub>                                                                                 | <sub>GS</sub> = ±20 V     |      |            | ±100 | nA    |
| ON CHARACTERISTICS (Note 3)                                  |                                      | _                                                                                                                     |                           |      |            |      | -     |
| Gate Threshold Voltage                                       | V <sub>GS(th)</sub>                  | $V_{GS} = V_{DS}, I_{I}$                                                                                              | <sub>D</sub> = –250 μA    | -1.0 | -1.5       | -2.0 | V     |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                  | $V_{GS} = -5.0 \text{ V}, \text{ I}_{D} = -8.5 \text{ A}$<br>$V_{GS} = -5.0 \text{ V}, \text{ I}_{D} = -17 \text{ A}$ |                           |      | 120<br>140 | 140  | mΩ    |
| Forward Transconductance                                     | 9fs                                  | V <sub>DS</sub> = -10 V,                                                                                              | I <sub>D</sub> = -8.5 A   |      | 12         |      | S     |
| Drain-to-Source On Voltage                                   | V <sub>DS(on)</sub>                  | V <sub>GS</sub> = -5.0 V                                                                                              | , I <sub>D</sub> = -8.5 A |      |            | -1.3 | V     |
| CHARGES, CAPACITANCES AND GATE                               | RESISTANCE                           | _                                                                                                                     |                           |      |            |      | -     |
| Input Capacitance                                            | C <sub>iss</sub>                     |                                                                                                                       |                           |      | 730        | 1190 | Τ     |
| Output Capacitance                                           | C <sub>oss</sub>                     | V <sub>GS</sub> = 0 V, f = 1.0 MHz,<br>V <sub>DS</sub> = -25 V                                                        |                           |      | 211        | 300  | pF    |
| Reverse Transfer Capacitance                                 | C <sub>rss</sub>                     |                                                                                                                       |                           |      | 67         | 120  |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                  |                                                                                                                       |                           |      | 13         | 22   |       |
| Gate-to-Source Charge                                        | Q <sub>GS</sub>                      | $V_{GS} = -5.0 \text{ V}, V_{DS} = -48 \text{ V},$<br>$I_D = -17 \text{ A}$                                           |                           |      | 4.0        |      | nC    |
| Gate-to-Drain Charge                                         | Q <sub>GD</sub>                      |                                                                                                                       |                           |      | 7.0        |      |       |
| SWITCHING CHARACTERISTICS (Note 4                            | )                                    |                                                                                                                       |                           |      | •          |      | •     |
| Turn-On Delay Time                                           | t <sub>d(on)</sub>                   |                                                                                                                       |                           |      | 12.5       | 25   |       |
| Rise Time                                                    | tr                                   | $V_{CS} = -5.0 V_{c}$                                                                                                 | V = -30 V.                |      | 122        | 183  | - ns  |
| Turn-Off Delay Time                                          | t <sub>d(off)</sub>                  | V <sub>GS</sub> = -5.0 V,<br>I <sub>D</sub> = -17 A, I                                                                | $R_{\rm G} = 9.1 \Omega$  |      | 29         | 58   |       |
| Fall Time                                                    | t <sub>f</sub>                       | 1                                                                                                                     |                           |      | 75         | 150  |       |
| DRAIN-SOURCE DIODE CHARACTERIS                               | TICS                                 | •                                                                                                                     |                           |      | •          | •    | -     |
| Forward Diode Voltage                                        | V <sub>SD</sub>                      | V <sub>GS</sub> = 0 V                                                                                                 | $T_J = 25^{\circ}C$       |      | -1.55      | -2.5 | V     |
|                                                              |                                      | I <sub>S</sub> = –17 A                                                                                                | T <sub>J</sub> = 125°C    |      | -1.4       |      | 1     |
| Reverse Recovery Time                                        | t <sub>rr</sub>                      | V <sub>GS</sub> = 0 V, dI <sub>S</sub> /dt = 100 A/µs,<br>I <sub>S</sub> = -17 A                                      |                           |      | 60         |      | 1     |
| Charge Time                                                  | t <sub>a</sub>                       |                                                                                                                       |                           |      | 39         |      | ns    |
| Discharge Time                                               | t <sub>b</sub>                       |                                                                                                                       |                           |      | 21         |      | 1     |
| Reverse Recovery Charge                                      | Q <sub>RR</sub>                      |                                                                                                                       |                           |      | 0.14       |      | nC    |

3. Pulse Test: Pulse Width  $\leq$  300 µs, Duty Cycle  $\leq$  2%. 4. Switching characteristics are independent of operating junction temperatures.







Figure 13. Thermal Response



Figure 14. Diode Reverse Recovery Waveform





| STYLE 1:     | STYLE 2:                 | STYLE 3:                | STYLE 4:     | STYLE 5:                  | STYLE 6:          |
|--------------|--------------------------|-------------------------|--------------|---------------------------|-------------------|
| PIN 1. BASE  | PIN 1. GATE              | PIN 1. ANODE            | PIN 1. GATE  | PIN 1. CATHODE            | PIN 1. NO CONNECT |
| 2. COLLECTOR | 2. DRAIN                 | 2. CATHODE              | 2. COLLECTOR | 2. ANODE                  | 2. CATHODE        |
| 3. EMITTER   | <ol><li>SOURCE</li></ol> | <ol><li>ANODE</li></ol> | 3. EMITTER   | <ol><li>CATHODE</li></ol> | 3. ANODE          |
| 4. COLLECTOR | 4. DRAIN                 | 4. CATHODE              | 4. COLLECTOR | 4. ANODE                  | 4. CATHODE        |
|              |                          |                         |              |                           |                   |

## MARKING INFORMATION AND FOOTPRINT ON PAGE 2

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 98ASB42761B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| DESCRIPTION: D <sup>2</sup> PAK 3 PAGE 1 OF 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                                                                                                                                                                     |  |  |  |
| ON Semiconductor and (1) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the<br>rights of others. |             |                                                                                                                                                                                     |  |  |  |

#### D<sup>2</sup>PAK 3 CASE 418B-04 ISSUE L

#### DATE 17 FEB 2015

#### GENERIC MARKING DIAGRAM\*



\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " •", may or may not be present.

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 98ASB42761B          | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | D <sup>2</sup> PAK 3 |                                                                                                                                                                                     | PAGE 2 OF 2 |  |  |
| ON Semiconductor and ()) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the<br>rights of others. |                      |                                                                                                                                                                                     |             |  |  |

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>