# **Dual J-K Flip-Flops with Preset and Clear** # 74VHC112 ### **General Description** The VHC112 is an advanced high speed CMOS device fabricated with silicon gate CMOS technology. It achieves the high-speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The VHC112 contains two independent, high–speed JK flip–flops with Direct Set and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Triggering occurs at a voltage level of the clock and is not directly related to transition time. The J and K inputs can change when the clock is in either state without affecting the flip–flop, provided that they are in the desired state during the recommended setup and hold times relative to the falling edge of the clock. The LOW signal on PR or CLR prevents clocking and forces Q and $\overline{\rm Q}$ HIGH, respectively. Simultaneous LOW signals on PR and CLR force both Q and $\overline{\rm Q}$ HIGH. An input protection circuit ensures that $0\ V$ to $5.5\ V$ can be applied to the input pins without regard to the supply voltage. This device can be used to interface $5\ V$ to $3\ V$ systems and two supply systems such as battery backup. This circuit prevents device destruction due to mismatched supply and input voltages. #### **Features** - High Speed: $f_{MAX} = 200 \text{ MHz}$ (Typ.) at $V_{CC} = 5.0 \text{ V}$ - Low Power Dissipation: $I_{CC} = 2 \mu A$ (Max.) at $T_A = 25^{\circ}C$ - High Noise Immunity: $V_{NIH} = V_{NIL} = 28\% V_{CC}$ (Min.) - Power Down Protection is Provided on All Inputs - Pin and Function Compatible with 74HC112 - These are Pb-Free Devices #### **MARKING DIAGRAM** XXXXXX = Specific Device Code A = Assembly Location WL, L = Wafer Lot Y = Year W = Work Week Pb-Free Package (Note: Microdot may be in either location) #### ORDERING INFORMATION See detailed ordering and shipping information on page 5 of this data sheet. # **Connection Diagram** Figure 1. Connection Diagram # **PIN DESCRIPTION** | Pin Names | Description | |-------------------------------------------------------------------|------------------------------------------| | J <sub>1</sub> , J <sub>2</sub> , K <sub>1</sub> , K <sub>2</sub> | Data Inputs | | CLK <sub>1</sub> , CLK <sub>2</sub> | Clock Pulse Inputs (Active Falling Edge) | | CLR <sub>1</sub> , CLR <sub>2</sub> | Direct Clear Inputs (Active LOW) | | PR <sub>1</sub> , PR <sub>2</sub> | Direct Preset Inputs (Active LOW) | | $Q_1, Q_2, \overline{Q}_1, \overline{Q}_2$ | Outputs | # **TRUTH TABLE** | | Input | | | | | outs | |----|-------|----|---|---|------------------|------------------| | PR | CLR | CP | J | K | Q | Q | | L | Н | Х | Х | Х | Н | L | | Н | L | Х | Х | Х | L | Н | | L | L | Х | Х | Х | Н | Н | | Н | Н | ~ | h | h | $\overline{Q}_0$ | $Q_0$ | | Н | Н | ~ | 1 | h | L | Н | | Н | Н | ~ | h | I | Н | L | | Н | Н | ~ | I | I | $Q_0$ | $\overline{Q}_0$ | H (h) = HIGH Voltage Level L (I) = LOW Voltage Level X = Immaterial $\sim$ = HIGH-to-LOW Clock Transition Q<sub>0</sub> ( $\overline{Q}_0$ ) = Before HIGH-to-LOW Transition of Clock Lower case letters indicate the state of the referenced input or output one setup time prior to the HIGH-to-LOW clock transition. # Logic Diagram (One Half Shown) Figure 2. Logic Diagram (One Half Shown) #### 74VHC112 #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Par | Parameter | | | | |------------------|-------------------------------------------------|------------------------|-------------------------------|------|--| | V <sub>CC</sub> | DC Supply Voltage | -0.5 to +6.5 | V | | | | V <sub>IN</sub> | DC Input Voltage | DC Input Voltage | | | | | V <sub>OUT</sub> | DC Output Voltage | | -0.5 to V <sub>CC</sub> + 0.5 | V | | | I <sub>IN</sub> | DC Input Current, per Pin | | ±20 | mA | | | I <sub>OUT</sub> | DC Output Current, per Pin | | ±25 | mA | | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | 3 | ±75 | mA | | | I <sub>IK</sub> | Input Clamp Current | -20 | mA | | | | I <sub>OK</sub> | Output Clamp Current | ±20 | mA | | | | T <sub>STG</sub> | Storage Temperature Range | -65 to +150 | °C | | | | TL | Lead Temperature, 1 mm from Case for | 260 | °C | | | | TJ | Junction Temperature Under Bias | | +150 | °C | | | $\theta_{JA}$ | Thermal Resistance (Note 2) | SOIC-16 | 126 | °C/W | | | | | TSSOP 16 | 159 | 1 | | | P <sub>D</sub> | Power Dissipation in Still Air at 25°C | SOIC-16 | 995 | mW | | | | | TSSOP 16 | 787 | 1 | | | MSL | Moisture Sensitivity | | Level 1 | | | | F <sub>R</sub> | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.112 in | | | | V <sub>ESD</sub> | ESD Withstand Voltage (Note 3) | Human Body Model | 2000 | V | | | | | Charged Device Model | N/A | 1 | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Applicable to devices with outputs that may be tri-stated. - Measured with minimum pad spacing on an FR4 board, using 76 mm-by-114 mm, 2-ounce copper trace no air flow per JESD51-7. HBM tested to EIA / JESD22-A114-A. CDM tested to JESD22-C101-A. JEDEC recommends that ESD qualification to EIA/JESD22-A115A (Machine Model) be discontinued. # **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parar | Min | Max | Unit | | |---------------------------------|----------------------------|----------------------------------|-----|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage | | 2.0 | 5.5 | V | | V <sub>IN</sub> | DC Input Voltage (Note 4) | | 0 | 5.5 | V | | V <sub>OUT</sub> | DC Output Voltage (Note 4) | | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature | | | +85 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Rate | V <sub>CC</sub> = 3.0 V to 3.6 V | 0 | 100 | ns/V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | 0 | 20 | ns/V | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 4. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open. # 74VHC112 # DC ELECTRICAL CHARACTERISTICS | | | | | | | T <sub>A</sub> = 25°C | | $T_A = -40^{\circ}$ | C to +85°C | | | |-----------------|-----------------------------|-------------------------|-------------------------|--------------------------|-----------------------|--------------------------|-----------------------|-----------------------|-----------------------|------|------| | Symbol | Parameter | Con | Conditions | V <sub>CC</sub> (V) | Min | Тур | Max | Min | Max | Unit | | | V <sub>IH</sub> | HIGH Level | | | 2.0 | 1.50 | - | _ | 1.50 | _ | V | | | | Input Voltage | | | 3.0-5.5 | 0.7 x V <sub>CC</sub> | - | - | 0.7 x V <sub>CC</sub> | _ | | | | $V_{IL}$ | LOW Level | | | 2.0 | - | _ | 0.50 | - | 0.50 | V | | | | Input Voltage | | | 3.0-5.5 | - | _ | 0.3 x V <sub>CC</sub> | - | 0.3 x V <sub>CC</sub> | | | | V <sub>OH</sub> | HIGH Level | $V_{IN} = V_{IH}$ | $I_{OH} = -50 \mu A$ | 2.0 | 1.9 | 2.0 | - | 1.9 | - | V | | | | Output Voltage | or V <sub>IL</sub> | | 3.0 | 2.9 | 3.0 | - | 2.9 | - | | | | | | | 4.5 | 4.4 | 4.5 | - | 4.4 | - | | | | | | | | | $I_{OH} = -4 \text{ mA}$ | 3.0 | 2.58 | _ | - | 2.48 | - | | | | | | | | | $I_{OH} = -8 \text{ mA}$ | 4.5 | 3.94 | _ | - | 3.80 | | V <sub>OL</sub> | LOW Level | | I <sub>OL</sub> = 50 μA | 2.0 | - | 0.0 | 0.1 | - | 0.1 | V | | | | Output Voltage | or V <sub>IL</sub> | | 3.0 | - | 0.0 | 0.1 | - | 0.1 | | | | | | | | 4.5 | - | 0.0 | 0.1 | - | 0.1 | | | | | $I_{OL} = 4 \text{ r}$ | I <sub>OL</sub> = 4 mA | 3.0 | - | _ | 0.36 | - | 0.44 | | | | | | | I <sub>OL</sub> = 8 mA | I <sub>OL</sub> = 8 mA | 4.5 | - | _ | 0.36 | - | 0.44 | | | | I <sub>IN</sub> | Input Leakage<br>Current | V <sub>IN</sub> = 5.5 V | or GND | 0–5.5 | - | _ | ±0.1 | - | ±1.0 | μΑ | | | I <sub>CC</sub> | Quiescent<br>Supply Current | $V_{IN} = V_{CC}$ | or GND | 5.5 | _ | _ | 2.0 | _ | 20.0 | μΑ | | #### 74VHC112 #### **AC ELECTRICAL CHARACTERISTICS** | | | | | | T <sub>A</sub> = 25°C | | $T_A = -40^{\circ}$ | C to +85°C | | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------|-----|-----------------------|------|---------------------|------------|------| | Symbol | Parameter | Conditions | V <sub>CC</sub> (V) | Min | Тур | Max | Min | Max | Unit | | f <sub>MAX</sub> | Maximum Clock Frequency | C <sub>L</sub> = 15 pF | 3.3 ±0.3 | 110 | 150 | - | 100 | - | MHz | | | | C <sub>L</sub> = 50 pF | | 90 | 120 | - | 80 | - | | | | | C <sub>L</sub> = 15 pF | 5.0 ±0.5 | 150 | 200 | - | 135 | - | MHz | | | | C <sub>L</sub> = 50 pF | | 120 | 185 | - | 110 | - | | | t <sub>PLH</sub> , | $\begin{array}{ll} t_{PLH}, & \text{Propagation Delay Time} \\ t_{PHL} & (\text{CP to } Q_n \text{ or } \overline{Q}_n) \end{array}$ | C <sub>L</sub> = 15 pF | 3.3 ±0.3 | - | 8.5 | 11.0 | 1.0 | 13.4 | ns | | ₹PHL | | C <sub>L</sub> = 50 pF | | - | 10.0 | 15.0 | 1.0 | 16.5 | | | | | C <sub>L</sub> = 15 pF | 5.0 ±0.5 | - | 5.1 | 7.3 | 1.0 | 8.8 | ns | | | | $C_{L} = 50 \text{ pF}$ | | - | 6.3 | 10.5 | 1.0 | 12.0 | | | t <sub>PLH</sub> , | Propagation Delay Time | $C_{L} = 15 \text{ pF}$ | 3.3 ±0.3 | - | 6.7 | 10.2 | 1.0 | 11.7 | ns | | t <sub>PHL</sub> | (PR or CLR to $Q_n$ or $\overline{Q}_n$ ) | $C_{L} = 50 \text{ pF}$ | | - | 9.7 | 13.5 | 1.0 | 15.0 | | | | | C <sub>L</sub> = 15 pF | 5.0 ±0.5 | - | 4.6 | 6.7 | 1.0 | 8.0 | ns | | | | C <sub>L</sub> = 50 pF | | - | 6.4 | 9.5 | 1.0 | 11.0 | | | C <sub>IN</sub> | Input Capacitance | V <sub>CC</sub> = Open | | - | 4 | 10 | - | 10 | pF | | C <sub>PD</sub> | Power Dissipation<br>Capacitance | (Note 5) | | - | 18 | - | _ | - | pF | <sup>5.</sup> $C_{PD}$ is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained from the equation: $I_{CC} \text{ (opr.)} = C_{PD} \cdot V_{CC} \cdot f_{|N} + I_{CC} / 4 \text{ (per F/F), and the total } C_{PD} \text{ when n pcs of the Flip-Flop operate can be calculated by the following equation:}$ $C_{PD} \text{ (total)} = 30 + 14 \cdot \text{n}$ #### **AC ELECTRICAL REQUIREMENTS** | | | V <sub>CC</sub> (V) | T <sub>A</sub> = 25°C | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | |------------------|---------------------------------------------------------------------------|---------------------|-----------------------|------|-----------------------------------------------|------| | Symbol | nbol Parameter | | Тур | Guar | anteed Minimum | Unit | | t <sub>W</sub> | Minimum Pulse Width (CP or CLR or PR) | 3.3 | - | 5.0 | 5.0 | ns | | | | 5.0 | - | 5.0 | 5.0 | | | tS | Minimum Setup Time (J <sub>n</sub> or K <sub>n</sub> to CP <sub>n</sub> ) | 3.3 | - | 5.0 | 5.0 | ns | | | | 5.0 | _ | 4.0 | 4.0 | | | t <sub>H</sub> | Minimum Hold Time (J <sub>n</sub> or K <sub>n</sub> to CP <sub>n</sub> ) | 3.3 | - | 1.0 | 1.0 | ns | | | | 5.0 | _ | 1.0 | 1.0 | | | t <sub>REC</sub> | Minimum Recovery Time (CLR or PR to CP) | 3.3 | - | 6.0 | 6.0 | ns | | | | 5.0 | _ | 5.0 | 5.0 | | <sup>6.</sup> $V_{CC}$ is 3.3 $\pm 0.3$ V or 5.0 $\pm 0.5$ V. # **ORDERING INFORMATION** | Device | Marking | Package | Shipping <sup>†</sup> | |--------------|------------|------------------------------------|--------------------------| | 74VHC112MX | VHC112 | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel | | 74VHC112MTCX | VHC<br>112 | TSSOP-16<br>(Pb-Free, Halide Free) | 2500 Units / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. SOIC-16, 150 mils CASE 751BG ISSUE O **DATE 19 DEC 2008** | SYMBOL | MIN | NOM | MAX | |--------|------|----------|-------| | Α | 1.35 | | 1.75 | | A1 | 0.10 | | 0.25 | | b | 0.33 | | 0.51 | | С | 0.19 | | 0.25 | | D | 9.80 | 9.90 | 10.00 | | Е | 5.80 | 6.00 | 6.20 | | E1 | 3.80 | 3.90 | 4.00 | | е | | 1.27 BSC | | | h | 0.25 | | 0.50 | | L | 0.40 | | 1.27 | | θ | 0° | | 8° | #### **TOP VIEW** **SIDE VIEW** END VIEW #### Notes: - (1) All dimensions are in millimeters. Angles in degrees. - (2) Complies with JEDEC MS-012. | DOCUMENT NUMBER: | 98AON34275E | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | | |------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--| | DESCRIPTION: | SOIC-16, 150 mils | | PAGE 1 OF 1 | | | | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15mm ON D PER SIDE | DOCUMENT NUMBER: | 98AON34923E | 98AON34923E Electronic versions are uncontrolled except when accessed directly from a Printed versions are uncontrolled except when stamped "CONTROLLED." | | | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | TSSOP 16 | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales