# 512-Kb SPI Serial CMOS EEPROM

# Description

The CAV25512H is a 512–Kb Serial CMOS EEPROM device internally organized as 64Kx8 bits. This features a 128–byte page write buffer and supports the Serial Peripheral Interface (SPI) protocol. The device is enabled through a Chip Select ( $\overline{\text{CS}}$ ) input. In addition, the required bus signals are clock input (SCK), data input (SI) and data output (SO) lines. The HOLD input may be used to pause any serial communication with the CAV25512H device. The device features software and hardware write protection, including partial as well as full array protection.

On–Chip ECC (Error Correction Code) makes the device suitable for high reliability applications.

# Features

- Automotive Temperature Grade 1 (-40°C to +125°C)
- 10 MHz SPI Compatible
- 2.5 V to 5.5 V Supply Voltage Range
- SPI Modes (0,0) & (1,1)
- 128-byte Page Write Buffer
- Additional Identification Page with Permanent Write Protection
- Self-timed Write Cycle
- Hardware and Software Protection
- Block Write Protection
   Protect <sup>1</sup>/<sub>4</sub>, <sup>1</sup>/<sub>2</sub> or Entire EEPROM Array
- Low Power CMOS Technology
- 1,000,000 Program/Erase Cycles
- 100 Year Data Retention
- UDFN 8–lead Package
- This Device is Pb–Free, Halogen Free/BFR Free, and RoHS Compliant



Figure 1. Functional Symbol



# **ON Semiconductor®**

www.onsemi.com



UDFN-8 HU5 SUFFIX CASE 517BU





## **PIN FUNCTION**

| Pin Name        | Function                |  |  |  |
|-----------------|-------------------------|--|--|--|
| CS              | Chip Select             |  |  |  |
| SO              | Serial Data Output      |  |  |  |
| WP              | Write Protect           |  |  |  |
| V <sub>SS</sub> | Ground                  |  |  |  |
| SI              | Serial Data Input       |  |  |  |
| SCK             | Serial Clock            |  |  |  |
| HOLD            | Hold Transmission Input |  |  |  |
| V <sub>CC</sub> | Power Supply            |  |  |  |

# **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 12 of this data sheet.

# Table 1. ABSOLUTE MAXIMUM RATINGS

| Parameters                                         | Ratings      | Units |
|----------------------------------------------------|--------------|-------|
| Operating Temperature                              | -45 to +130  | °C    |
| Storage Temperature                                | -65 to +150  | °C    |
| Voltage on any Pin with Respect to Ground (Note 1) | -0.5 to +6.5 | V     |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. The DC input voltage on any pin should not be lower than -0.5 V or higher than V<sub>CC</sub> + 0.5 V. During transitions, the voltage on any pin may undershoot to no less than -1.5 V or overshoot to no more than V<sub>CC</sub> + 1.5 V, for periods of less than 20 ns.

# Table 2. RELIABILITY CHARACTERISTICS (Note 2)

| Symbol                       | Parameter      | Min       | Units                  |
|------------------------------|----------------|-----------|------------------------|
| N <sub>END</sub> (Note 3, 4) | Endurance      | 1,000,000 | Program / Erase Cycles |
| T <sub>DR</sub>              | Data Retention | 100       | Years                  |

2. These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods.

 Page Mode, V<sub>CC</sub> = 5 V, 25°C.
 The device uses ECC (Error Correction Code) logic with 6 ECC bits to correct one bit error in 4 data bytes. Therefore, when a single byte has to be written, 4 bytes (including the ECC bits) are re-programmed. It is recommended to write by multiple of 4 bytes in order to benefit from the maximum number of write cycles.

| Symbol           | Parameter                   | Test Conditions                                                                                                                                                                                            | Min                    | Мах                   | Units |
|------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|-------|
| I <sub>CCR</sub> | Supply Current (Read Mode)  | Read, SO open, f <sub>SCK</sub> = 10 MHz                                                                                                                                                                   |                        | 3                     | mA    |
| I <sub>CCW</sub> | Supply Current (Write Mode) | Write, $\overline{CS} = V_{CC}$                                                                                                                                                                            |                        | 2                     | mA    |
| I <sub>SB1</sub> | Standby Current             | $\frac{V_{\text{IN}} = \text{GND or } V_{\text{CC}}, \overline{\text{CS}} = V_{\text{CC}}, \overline{\text{WP}} = V_{\text{CC}}, \\ \overline{\text{HOLD}} = V_{\text{CC}}, V_{\text{CC}} = 5.5 \text{ V}$ |                        | 3                     | μΑ    |
| I <sub>SB2</sub> | Standby Current             | $V_{IN} = GND \text{ or } V_{CC}, \overline{CS} = V_{CC}, \overline{WP} = GND, HOLD = GND, V_{CC} = 5.5 V$                                                                                                 |                        | 5                     | μΑ    |
| ١L               | Input Leakage Current       | $V_{IN} = GND \text{ or } V_{CC}$                                                                                                                                                                          | -2                     | 2                     | μΑ    |
| I <sub>LO</sub>  | Output Leakage Current      | $\overline{CS} = V_{CC} V_{OUT} = GND \text{ or } V_{CC}$                                                                                                                                                  | -2                     | 2                     | μΑ    |
| VIL              | Input Low Voltage           |                                                                                                                                                                                                            | -0.5                   | 0.3V <sub>CC</sub>    | V     |
| VIH              | Input High Voltage          |                                                                                                                                                                                                            | 0.7V <sub>CC</sub>     | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL</sub>  | Output Low Voltage          | I <sub>OL</sub> = 3.0 mA                                                                                                                                                                                   |                        | 0.4                   | V     |
| V <sub>OH</sub>  | Output High Voltage         | I <sub>OH</sub> = -1.6 mA                                                                                                                                                                                  | V <sub>CC</sub> – 0.8V |                       | V     |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

# Table 4. PIN CAPACITANCE ( $T_A = 25^{\circ}C$ , f = 1.0 MHz, $V_{CC} = +5.0$ V) (Note 2)

| Symbol           | Test                                      | Conditions             | Min | Тур | Max | Units |
|------------------|-------------------------------------------|------------------------|-----|-----|-----|-------|
| C <sub>OUT</sub> | Output Capacitance (SO)                   | V <sub>OUT</sub> = 0 V |     |     | 8   | pF    |
| C <sub>IN</sub>  | Input Capacitance (CS, SCK, SI, WP, HOLD) | V <sub>IN</sub> = 0 V  |     |     | 8   | pF    |

# Table 5. A.C. CHARACTERISTICS ( $V_{CC}$ = 2.5 V to 5.5 V, $T_A$ = -40°C to +125°C, unless otherwise specified.) (Note 5)

| Symbol                   | Parameter                   | Min | Max | Units |  |
|--------------------------|-----------------------------|-----|-----|-------|--|
| f <sub>SCK</sub>         | Clock Frequency             | DC  | 10  | MHz   |  |
| t <sub>SU</sub>          | Data Setup Time             | 10  |     | ns    |  |
| t <sub>H</sub>           | Data Hold Time              | 10  |     | ns    |  |
| t <sub>WH</sub>          | SCK High Time               | 40  |     | ns    |  |
| t <sub>WL</sub>          | SCK Low Time                | 40  |     | ns    |  |
| t <sub>LZ</sub>          | HOLD to Output Low Z        |     | 25  | ns    |  |
| t <sub>RI</sub> (Note 6) | Input Rise Time             |     | 2   | μs    |  |
| t <sub>FI</sub> (Note 6) | Input Fall Time             |     | 2   | μs    |  |
| t <sub>HD</sub>          | HOLD Setup Time             | 0   |     | ns    |  |
| t <sub>CD</sub>          | HOLD Hold Time              | 10  |     | ns    |  |
| t <sub>V</sub>           | Output Valid from Clock Low |     | 50  | ns    |  |
| t <sub>HO</sub>          | Output Hold Time            | 0   |     | ns    |  |
| t <sub>DIS</sub>         | Output Disable Time         |     | 20  | ns    |  |
| t <sub>HZ</sub>          | HOLD to Output High Z       |     | 25  | ns    |  |
| t <sub>CS</sub>          | CS High Time                | 40  |     | ns    |  |
| t <sub>CSS</sub>         | CS Setup Time               | 30  |     | ns    |  |
| t <sub>CSH</sub>         | CS Hold Time                | 30  |     | ns    |  |
| t <sub>CNS</sub>         | CS Inactive Setup Time      | 30  |     |       |  |
| t <sub>CNH</sub>         | CS Inactive Hold Time       | 30  |     |       |  |
| t <sub>WPS</sub>         | WP Setup Time               | 10  |     | ns    |  |
| t <sub>WPH</sub>         | WP Hold Time                | 10  |     | ns    |  |
| t <sub>WC</sub> (Note 7) | Write Cycle Time            |     | 5   | ms    |  |

5. AC Test Conditions:

5. AC test Conditions: Input Pulse Voltages: 0.3 V<sub>CC</sub> to 0.7 V<sub>CC</sub> Input rise and fall times: ≤ 10 ns Input and output reference voltages: 0.5 V<sub>CC</sub> Output load: current source I<sub>OL max</sub>/I<sub>OH max</sub>; C<sub>L</sub> = 30 pF
6. This parameter is tested initially and after a design or process change that affects the parameter.
7. t<sub>WC</sub> is the time from the rising edge of CS after a valid write sequence to the end of the internal write cycle.

# Table 6. POWER-UP TIMING (Notes 6, 8)

| Symbol           | Parameter                   | Мах | Units |
|------------------|-----------------------------|-----|-------|
| t <sub>PUR</sub> | Power-up to Read Operation  | 1   | ms    |
| t <sub>PUW</sub> | Power-up to Write Operation | 1   | ms    |

8. t<sub>PUR</sub> and t<sub>PUW</sub> are the delays required from the time V<sub>CC</sub> is stable until the specified operation can be initiated.

# **Pin Description**

**SI:** The serial data input pin accepts op–codes, addresses and data. In SPI modes (0,0) and (1,1) input data is latched on the rising edge of the SCK clock input.

**SO:** The serial data output pin is used to transfer data out of the device. In SPI modes (0,0) and (1,1) data is shifted out on the falling edge of the SCK clock.

**SCK:** The serial clock input pin accepts the clock provided by the host and used for synchronizing communication between host and CAV25512H.

**CS:** The chip select input pin is used to enable/disable the CAV25512H. When  $\overline{CS}$  is high, the SO output is tri–stated (high impedance) and the device is in Standby Mode (unless an internal write operation is in progress). *Every communication session between host and CAV25512H must be preceded by a high to low transition and concluded with a low to high transition of the \overline{CS} input.* 

**WP:** The write protect input pin will allow all write operations to the device when held high. When  $\overline{WP}$  pin is tied low and the WPEN bit in the Status Register (refer to Status Register description, later in this Data Sheet) is set to "1", writing to the Status Register is disabled.

**HOLD:** The HOLD input pin is used to pause transmission between host and CAV25512H, without having to retransmit the entire sequence at a later time. To pause, HOLD must be taken low and to resume it must be taken back high, with the SCK input low during both transitions. When not used for pausing, it is recommended the HOLD input to be tied to  $V_{CC}$ , either directly or through a resistor.

# **Functional Description**

The CAV25512H device supports the Serial Peripheral Interface (SPI) bus protocol, modes (0,0) and (1,1). The device contains an 8-bit instruction register. The instruction set and associated op-codes are listed in Table 7.

Reading data stored in the CAV25512H is accomplished by simply providing the READ command and an address. Writing to the CAV25512H, in addition to a WRITE command, address and data, also requires enabling the device for writing by first setting certain bits in a Status Register, as will be explained later.

After a high to low transition on the  $\overline{CS}$  input pin, the CAV25512H will accept any one of the six instruction op–codes listed in Table 7 and will ignore all other possible 8–bit combinations. The communication protocol follows the timing from Figure 2.

The CAV25512H features an additional Identification Page (128 bytes) which can be accessed for Read and Write operations when the IPL bit from the Status Register is set to "1". The user can also choose to make the Identification Page permanent write protected.

| Instruction | Opcode    | Operation                |  |  |  |  |  |  |
|-------------|-----------|--------------------------|--|--|--|--|--|--|
| WREN        | 0000 0110 | Enable Write Operations  |  |  |  |  |  |  |
| WRDI        | 0000 0100 | Disable Write Operations |  |  |  |  |  |  |
| RDSR        | 0000 0101 | Read Status Register     |  |  |  |  |  |  |
| WRSR        | 0000 0001 | Write Status Register    |  |  |  |  |  |  |
| READ        | 0000 0011 | Read Data from Memory    |  |  |  |  |  |  |
| WRITE       | 0000 0010 | Write Data to Memory     |  |  |  |  |  |  |
|             |           |                          |  |  |  |  |  |  |

**Table 7. INSTRUCTION SET** 



Figure 2. Synchronous Data Timing

# **Status Register**

The Status Register, as shown in Table 8, contains a number of status and control bits.

The  $\overline{\text{RDY}}$  (Ready) bit indicates whether the device is busy with a write operation. This bit is automatically set to 1 during an internal write cycle, and reset to 0 when the device is ready to accept commands. For the host, this bit is read only.

The WEL (Write Enable Latch) bit is set/reset by the WREN/WRDI commands. When set to 1, the device is in a Write Enable state and when set to 0, the device is in a Write Disable state.

The BP0 and BP1 (Block Protect) bits determine which blocks are currently write protected. They are set by the user with the WRSR command and are non-volatile. The user is allowed to protect a quarter, one half or the entire memory, by setting these bits according to Table 9. The protected blocks then become read-only.

The WPEN (Write Protect Enable) bit acts as an enable for the  $\overline{WP}$  pin. Hardware write protection is enabled when the  $\overline{WP}$  pin is low and the WPEN bit is 1. This condition prevents writing to the status register and to the block protected sections of memory. While hardware write protection is active, only the non–block protected memory can be written. Hardware write protection is disabled when the  $\overline{WP}$  pin is high or the WPEN bit is 0. The WPEN bit,  $\overline{WP}$  pin and WEL bit combine to either permit or inhibit Write operations, as detailed in Table 10.

The IPL (Identification Page Latch) bit determines whether the additional Identification Page (IPL = 1) or main memory array (IPL = 0) can be accessed both for Read and Write operations. The IPL bit is set by the user with the WRSR command and is volatile. The IPL bit is automatically reset after read/write operations.

The LIP (Lock Identification Page) bit is set by the user with the WRSR command and is non-volatile. When set to 1, the Identification Page is permanently write protected (locked in Read-only mode).

Note: The IPL and LIP bits cannot be set to 1 using the same WRSR instruction. If the user attempts to set ("1") both the IPL and LIP bit in the same time, these bits cannot be written and therefore they will remain unchanged.

**Table 8. STATUS REGISTER** 

| 7    | 6   | 5 | 4   | 3   | 2   | 1   | 0   |
|------|-----|---|-----|-----|-----|-----|-----|
| WPEN | IPL | 0 | LIP | BP1 | BP0 | WEL | RDY |

| Status Re | egister Bits |                         |                          |
|-----------|--------------|-------------------------|--------------------------|
| BP1       | BP0          | Array Address Protected | Protection               |
| 0         | 0            | None                    | No Protection            |
| 0         | 1            | C000-FFFF               | Quarter Array Protection |
| 1         | 0            | 8000-FFFF               | Half Array Protection    |
| 1         | 1            | 0000-FFFF               | Full Array Protection    |

#### **Table 9. BLOCK PROTECTION BITS**

**Table 10. WRITE PROTECT CONDITIONS** 

| WPEN | WP   | WEL | Protected Blocks | Unprotected Blocks | Status Register |
|------|------|-----|------------------|--------------------|-----------------|
| 0    | Х    | 0   | Protected        | Protected          | Protected       |
| 0    | Х    | 1   | Protected        | Writable           | Writable        |
| 1    | Low  | 0   | Protected        | Protected          | Protected       |
| 1    | Low  | 1   | Protected        | Writable           | Protected       |
| Х    | High | 0   | Protected        | Protected          | Protected       |
| Х    | High | 1   | Protected        | Writable           | Writable        |

# WRITE OPERATIONS

The CAV25512H device powers up into a write disable state. The device contains a Write Enable Latch (WEL) which must be set before attempting to write to the memory array or to the status register. In addition, the address of the memory location(s) to be written must be outside the protected area, as defined by BP0 and BP1 bits from the status register.

# Write Enable and Write Disable

The internal Write Enable Latch and the corresponding Status Register WEL bit are set by sending the WREN instruction to the CAV25512H. Care must be taken to take the  $\overline{CS}$  input high after the WREN instruction, as otherwise the Write Enable Latch will not be properly set. WREN timing is illustrated in Figure 3. The WREN instruction must be sent prior to any WRITE or WRSR instruction.

The internal write enable latch is reset by sending the WRDI instruction as shown in Figure 4. Disabling write operations by resetting the WEL bit, will protect the device against inadvertent writes.



# **Byte Write**

Once the WEL bit is set, the user may execute a write sequence, by sending a WRITE instruction, a 16-bit address and a data byte as shown in Figure 5. Internal programming will start after the low to high  $\overline{CS}$  transition. During an internal write cycle, all commands, except for RDSR (Read Status Register) will be ignored. The  $\overline{RDY}$  bit will indicate if the internal write cycle is in progress ( $\overline{RDY}$  high), or the device is ready to accept commands ( $\overline{RDY}$  low).

# Page Write

After sending the first data byte to the CAV25512H, the host may continue sending data, up to a total of 128 bytes, according to timing shown in Figure 6. After each data byte, the lower order address bits are automatically incremented, while the higher order address bits (page address) remain unchanged. If during this process the end of page is exceeded, then loading will "roll over" to the first byte in the page, thus possibly overwriting previously loaded data. Following completion of the write cycle, the CAV25512H is automatically returned to the write disable state.

# Write Identification Page

The additional 128-byte Identification Page (IP) can be written with user data using the same Write commands sequence as used for Page Write to the main memory array (Figure 6). The IPL bit from the Status Register must be set (IPL = 1) using the WRSR instruction, before attempting to write to the IP.

The address bits [A15:A7] are Don't Care and the [A6:A0] bits define the byte address within the Identification Page. In addition, the Byte Address must point to a location outside the protected area defined by the BP1, BP0 bits from the Status Register. When the full memory array is write protected (BP1, BP0 = 1,1), the write instruction to the IP is not accepted and not executed.

Also, the write to the IP is not accepted if the LIP bit from the Status Register is set to 1 (the page is locked in Read–only mode).

#### Table 11. BYTE ADDRESS

| Device              | Address Significant Bits | # Address Clock Pulses |
|---------------------|--------------------------|------------------------|
| Main Memory Array   | A15 – A0                 | 16                     |
| Identification Page | A6 – A0                  | 16                     |



# Write Status Register

The Status Register is written by sending a WRSR instruction according to timing shown in Figure 7. Only bits 2, 3, 4, 6 and 7 can be written using the WRSR command.

# Write Protection

The Write Protect ( $\overline{WP}$ ) pin can be used to protect the Block Protect bits BPO and BP1 against being inadvertently altered. When  $\overline{WP}$  is low and the WPEN bit is set to "1", write operations to the Status Register are inhibited.  $\overline{WP}$ going low while  $\overline{CS}$  is still low will interrupt a write to the status register. If the internal write cycle has already been initiated,  $\overline{WP}$  going low will have no effect on any write operation to the Status Register. The  $\overline{WP}$  pin function is blocked when the WPEN bit is set to "0". The  $\overline{WP}$  input timing is shown in Figure 8.



Figure 8. WP Timing

# **READ OPERATIONS**

## **Read from Memory Array**

To read from memory, the host sends a READ instruction followed by a 16-bit address.

After receiving the last address bit, the CAV25512H will respond by shifting out data on the SO pin (as shown in Figure 9). Sequentially stored data can be read out by simply continuing to run the clock. The internal address pointer is automatically incremented to the next higher address as data is shifted out. After reaching the highest memory address, the address counter "rolls over" to the lowest memory address, and the read cycle can be continued indefinitely. The read operation is terminated by taking  $\overline{CS}$  high.

## **Read Identification Page**

Reading the additional 128–byte Identification Page (IP) is achieved using the same Read command sequence as used for Read from main memory array (Figure 9). *The IPL bit from the Status Register must be set (IPL = 1) before attempting to read from the IP.* The [A6:A0] are the address significant bits that point to the data byte shifted out on the

SO pin. If the CS continues to be held low, the internal address register defined by [A6:A0] bits is automatically incremented and the next data byte from the IP is shifted out. The byte address must not exceed the 128–byte page boundary.

#### **Read Status Register**

To read the status register, the host simply sends a RDSR command. After receiving the last bit of the command, the CAV25512H will shift out the contents of the status register on the SO pin (Figure 10). The status register may be read at any time, including during an internal write cycle.

While the internal write cycle is in progress, the RDSR command will output the full content of the status register. For easy detection of the internal write cycle completion, both during writing to the memory array and to the status register, we recommend sampling the RDY bit only through the polling routine. After detecting the RDY bit "0", the next RDSR instruction will always output the expected content of the status register.



# **Hold Operation**

The  $\overline{HOLD}$  input can be used to pause communication between host and CAV25512H. To pause,  $\overline{HOLD}$  must be taken low while SCK is low (Figure 11). During the hold condition the device must remain selected ( $\overline{CS}$  low). During the pause, the data output pin (SO) is tri–stated (high impedance) and SI transitions are ignored. To resume communication,  $\overline{HOLD}$  must be taken high while SCK is low.

# **Design Considerations**

The CAV25512H device incorporates Power–On Reset (POR) circuitry which protects the internal logic against powering up in the wrong state. The device will power up into Standby mode after  $V_{CC}$  exceeds the POR trigger level and will power down into Reset mode when  $V_{CC}$  drops

below the POR trigger level. This bi-directional POR behavior protects the device against 'brown-out' failure following a temporary loss of power.

The CAV25512H device powers up in a write disable state and in a low power standby mode. A WREN instruction must be issued prior to any writes to the device.

After power up, the CS pin must be brought low to enter a ready state and receive an instruction. After a successful byte/page write or status register write, the device goes into a write disable mode. The CS input must be set high after the proper number of clock cycles to start the internal write cycle. Access to the memory array during an internal write cycle is ignored and programming is continued. Any invalid op–code will be ignored and the serial output pin (SO) will remain in the high impedance state.



Figure 11. HOLD Timing

# onsemi



| DOCUMENT NUMBER: | 98AON55336E           | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | UDFN8 3.0 X 2.0, 0.5P |                                                                                                                                                                                     | PAGE 1 OF 1 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales