

## **ESD Protection Diodes**

# Low Capacitance ESD Protection Diode for High Speed Data Line

## **ESD8351, SZESD8351**

The ESD8351 Series ESD protection diodes are designed to protect high speed data lines from ESD. Ultra-low capacitance and low ESD clamping voltage make this device an ideal solution for protecting voltage sensitive high speed data lines.

#### **Features**

- Low Capacitance (0.55 pF Max, I/O to GND)
- Protection for the Following IEC Standards: IEC 61000-4-2 (Level 4) ISO 10605
- Low ESD Clamping Voltage
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Typical Applications**

- USB 2.0
- eSATA

#### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                                                      | Symbol            | Value             | Unit           |
|---------------------------------------------------------------------------------------------|-------------------|-------------------|----------------|
| Operating Junction Temperature Range                                                        | $T_J$             | -55 to +125       | °C             |
| Storage Temperature Range                                                                   | T <sub>stg</sub>  | -55 to +150       | °C             |
| Lead Solder Temperature –<br>Maximum (10 Seconds)                                           | TL                | 260               | °C             |
| IEC 61000-4-2 Contact (ESD) IEC 61000-4-2 Air (ESD) ISO 10605 330 pF / 2 k $\Omega$ Contact | ESD<br>ESD<br>ESD | ±15<br>±15<br>±30 | kV<br>kV<br>kV |
| Maximum Peak Pulse Current<br>8/20 μs @ T <sub>A</sub> = 25°C                               | I <sub>pp</sub>   | 5.0               | Α              |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### MARKING DIAGRAMS



X3DFN2 CASE 152AF





SOD-323 CASE 477





SOD-523 CASE 502



X, XX = Specific Device Code M = Date Code

## PIN CONFIGURATION AND SCHEMATIC





#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

NOTE: Some of the devices on this data sheet have been **DISCONTINUED**. Please refer to the table on page 6.

See Application Note AND8308/D for further description of survivability specs.

1

#### **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

| ` '               | ,                                                                                                             |
|-------------------|---------------------------------------------------------------------------------------------------------------|
| Symbol            | Parameter                                                                                                     |
| V <sub>RWM</sub>  | Working Peak Voltage                                                                                          |
| I <sub>R</sub>    | Maximum Reverse Leakage Current @ V <sub>RWM</sub>                                                            |
| V <sub>BR</sub>   | Breakdown Voltage @ I <sub>T</sub>                                                                            |
| I <sub>T</sub>    | Test Current                                                                                                  |
| V <sub>HOLD</sub> | Holding Reverse Voltage                                                                                       |
| I <sub>HOLD</sub> | Holding Reverse Current                                                                                       |
| R <sub>DYN</sub>  | Dynamic Resistance                                                                                            |
| I <sub>PP</sub>   | Maximum Peak Pulse Current                                                                                    |
| V <sub>C</sub>    | Clamping Voltage @ I <sub>PP</sub> V <sub>C</sub> = V <sub>HOLD</sub> + (I <sub>PP</sub> * R <sub>DYN</sub> ) |



#### **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise specified)

| Parameter                                                    | Symbol            | Conditions                                                                                                                                           | Min | Тур                                    | Max                              | Unit |
|--------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------|----------------------------------|------|
| Reverse Working Voltage                                      | $V_{RWM}$         | I/O Pin to GND                                                                                                                                       |     |                                        | 3.3                              | V    |
| Breakdown Voltage                                            | $V_{BR}$          | I <sub>T</sub> = 1 mA, I/O Pin to GND                                                                                                                | 5.5 | 7.0                                    | 7.8                              | V    |
| Reverse Leakage Current                                      | I <sub>R</sub>    | V <sub>RWM</sub> = 3.3 V, I/O Pin to GND                                                                                                             |     |                                        | 500                              | nA   |
| Holding Reverse Voltage                                      | $V_{HOLD}$        | I/O Pin to GND                                                                                                                                       |     | 1.15                                   |                                  | V    |
| Holding Reverse Current                                      | I <sub>HOLD</sub> | I/O Pin to GND                                                                                                                                       |     | 20                                     |                                  | mA   |
| Clamping Voltage<br>TLP (Note 2)<br>See Figures 1 through 11 | V <sub>C</sub>    | IPP = 8 A                                                                                                                                            |     | 6.5                                    |                                  | ٧    |
| See Figures Fullough Fi                                      |                   | I <sub>PP</sub> = 16 A                                                                                                                               |     | 11.2                                   |                                  |      |
| Clamping Voltage (Note 3)                                    | V <sub>C</sub>    | $I_{PP} = 5 \text{ A}$ $f_p = 8 \times 20  \mu\text{s}$                                                                                              |     | 8.2                                    |                                  | ٧    |
| Dynamic Resistance                                           | R <sub>DYN</sub>  | Pin1 to Pin2<br>Pin2 to Pin1                                                                                                                         |     | 0.62<br>0.59                           |                                  | Ω    |
| Junction Capacitance                                         | С                 | $V_R = 0 \text{ V, } f = 1 \text{ MHz}$<br>ESD8351HT1G<br>ESD8351XV2TxG<br>ESD8351MUT5G<br>$V_R = 0 \text{ V, } f = 2.5 \text{ GHz}$<br>ESD8351MUT5G |     | -<br>0.40<br>0.40<br>0.25<br>-<br>0.20 | 0.55<br>-<br>-<br>-<br>0.45<br>- | pF   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

1. For test procedure see Figures 8 and 9 and application note AND8307/D.

- ANSI/ESD STM5.5.1 Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions: Z<sub>0</sub> = 50 Ω, t<sub>p</sub> = 100 ns, t<sub>r</sub> = 4 ns, averaging window; t<sub>1</sub> = 30 ns to t<sub>2</sub> = 60 ns.
   Non-repetitive current pulse at T<sub>A</sub> = 20°C, per IEC 61000-4-5 waveform.

#### **TYPICAL CHARACTERISTICS**



Figure 1. CV Characteristics



Figure 2. Clamping Voltage vs Peak Pulse Current (  $t_p = 8/20~\mu s$ )



Figure 3. RF Insertion Loss



Figure 4. Capacitance over Frequency



Figure 5. Positive TLP I-V Curve



Figure 6. Negative TLP I-V Curve

#### Latch-Up Considerations

onsemi's 8000 series of ESD protection devices utilize a snap-back, SCR type structure. By using this technology, the potential for a latch-up condition was taken into account by performing load line analysis of common high speed serial interfaces. Example load lines for latch-up free applications and applications with the potential for latch-up are shown below with a generic IV characteristic of a snapback, SCR type structured device overlaid on each. In the latch-up free load line case, the IV characteristic of the snapback protection device intersects the load-line in one unique point (V<sub>OP</sub>, I<sub>OP</sub>). This is the only stable operating

point of the circuit and the system is therefore latch-up free. In the non-latch up free load line case, the IV characteristic of the snapback protection device intersects the load-line in two points (V<sub>OPA</sub>, I<sub>OPA</sub>) and (V<sub>OPB</sub>, I<sub>OPB</sub>). Therefore in this case, the potential for latch-up exists if the system settles at (V<sub>OPB</sub>, I<sub>OPB</sub>) after a transient. Because of this, ESD8351 Series should not be used for HDMI applications – ESD8104 or ESD8040 have been designed to be acceptable for HDMI applications without latch-up. Please refer to Application Note AND9116/D for a more in-depth explanation of latch-up considerations using ESD8000 series devices.



Figure 7. Example Load Lines for Latch-up Free Applications and Applications with the Potential for Latch-up

Table 1. SUMMARY OF SCR REQUIREMENTS FOR LATCH-UP FREE APPLICATIONS

| Application        | VBR (min)<br>(V) | IH (min)<br>(mA) | VH (min)<br>(V) | onsemi ESD8000 Series<br>Recommended PN |
|--------------------|------------------|------------------|-----------------|-----------------------------------------|
| HDMI 1.4/1.3a TMDS | 3.465            | 54.78            | 1.0             | ESD8104, ESD8040                        |
| USB 2.0 LS/FS      | 3.301            | 1.76             | 1.0             | ESD8004, ESD8351                        |
| USB 2.0 HS         | 0.482            | N/A              | 1.0             | ESD8004, ESD8351                        |
| USB 3.0 SS         | 2.800            | N/A              | 1.0             | ESD8004, ESD8006, ESD8351               |
| DisplayPort        | 3.600            | 25.00            | 1.0             | ESD8004, ESD8006, ESD8351               |

#### IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |



Figure 8. IEC61000-4-2 Spec



Figure 9. Diagram of ESD Clamping Voltage Test Setup

The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

#### **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000-4-2 waveform. Since the IEC61000-4-2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.

#### Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 10. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 11 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels.



Figure 10. Simplified Schematic of a Typical TLP System



Figure 11. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms

#### ORDERING INFORMATION

| Device                             | Package                              | Shipping <sup>†</sup> |
|------------------------------------|--------------------------------------|-----------------------|
| ESD8351XV2T1G,<br>SZESD8351XV2T1G* | SOD-523                              | 3000 / Tape & Reel    |
| ESD8351XV2T5G,<br>SZESD8351XV2T5G* | (Pb-Free)                            | 8000 / Tape & Reel    |
| ESD8351MUT5G                       | X3DFN2 (Pb-Free) 10000 / Tape & Reel |                       |
| SZESD8351MUT5G*                    | X3DFN2<br>(Pb-Free)                  | 15000 / Tape & Reel   |

#### **DISCONTINUED** (Note 4)

| ESD8351HT1G,<br>SZESD8351HT1G* | SOD-323<br>(Pb-Free) | 3000 / Tape & Reel |
|--------------------------------|----------------------|--------------------|

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable.

<sup>4.</sup> **DISCONTINUED:** These devices are not recommended for new design. Please contact your **onsemi** representative for information. The most current information on these devices may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>.





### X3DFN2 0.62x0.32x0.24, 0.35P

CASE 152AF ISSUE C

**DATE 08 AUG 2023** 







## GENERIC MARKING DIAGRAM\*



X = Specific Device Code

M = Date Code

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. 0201

|     | MILLIMETERS |      |      |  |
|-----|-------------|------|------|--|
| DIM | MIN.        | N□M. | MAX. |  |
| Α   | 0.25        | 0.29 | 0.33 |  |
| A1  | 0.00        |      | 0.05 |  |
| A2  | 0.14        | 0.24 | 0.34 |  |
| b   | 0.22        | 0.25 | 0.28 |  |
| b2  | 0.150 REF   |      |      |  |
| D   | 0.58        | 0.62 | 0.66 |  |
| E   | 0.28        | 0.32 | 0.36 |  |
| е   | 0.355 BSC   |      |      |  |
| L2  | 0.17        | 0.20 | 0.23 |  |
| L3  | 0.050 REF   |      |      |  |



# RECOMMENDED MOUNTING FOOTPRINT\*

\* For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

| DOCUMENT NUMBER: | 98AON56472E               | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | X3DFN2 0.62x0.32x0.24, 0. | 35P                                                                                                                                                                             | PAGE 1 OF 1 |

onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.







#### SOD-323 1.70x1.25x0.85 **CASE 477 ISSUE K**

**DATE 11 MAR 2024** 



NOTES:

- 1. DIMENSIONING AND TOLERANCING AS PER ASME Y14.5M, 2018.
- CONTROLLING DIMENSION: MILLIMETERS. LEAD THICKNESS SPECIFIED PER L/F DRAWING WITH 3. SOLDER PLATING.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
  DIMENSION L IS MEASURE FROM END OF RADIUS.





| DIM   | MI         | LLIMETE | RS   |  |
|-------|------------|---------|------|--|
| ויונע | MIN.       | N□M.    | MAX. |  |
| Α     | 0.80       | 0.90    | 1.00 |  |
| A1    | 0.00       | 0.05    | 0.10 |  |
| A2    | 0.75       | 0.85    | 0.95 |  |
| АЗ    | 0.15 (REF) |         |      |  |
| b     | 0.25       | 0.32    | 0.4  |  |
| C     | 0.09       | 0.12    | 0.18 |  |
| D     | 1.60       | 1.70    | 1.80 |  |
| E     | 1.15       | 1.25    | 1.35 |  |
| Н     | 2.30       | 2.50    | 2.70 |  |
| L     | 0.08       |         |      |  |
| L1    | 0.40 (REF) |         |      |  |



#### RECOMMENDED MOUNTING FOOTPRINT

\*For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques
Reference manual, SDLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XX = Specific Device Code M = Date Code

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

STYLE 2: NO POLARITY PIN 1. CATHODE (POLARITY BAND) 2. ANODE

| DOCUMENT NUMBER: | 98ASB17533C            | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOD-323 1.70x1.25x0.85 |                                                                                                                                                                                 | PAGE 1 OF 1 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





#### SOD-523 1.20x0.80x0.60 CASE 502 ISSUE F

**DATE 08 FEB 2024** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018.
- 2. CONTROLLING DIMENSION: MILLIMETERS.
- 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH, MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.
- 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS.

|     | MILLIMETERS |      |      |  |
|-----|-------------|------|------|--|
| DIM | MIN.        | N□M. | MAX. |  |
| А   | 0.50        | 0.60 | 0.70 |  |
| b   | 0.25        | 0.30 | 0.35 |  |
| C   | 0.07        | 0.14 | 0.20 |  |
| D   | 1.10        | 1.20 | 1.30 |  |
| Е   | 0.70        | 0.80 | 0.90 |  |
| Н   | 1.50        | 1.60 | 1.70 |  |
| L   | 0.30 REF    |      |      |  |
| L2  | 0.15        | 0.20 | 0.25 |  |



# RECOMMENDED MOUNTING FOOTPRINT

\*For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference manual SDLDERRM/D.

# 2X b 1 2 E







## GENERIC MARKING DIAGRAM\*



XX = Specific Device Code M Date Code

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

STYLE 1: S
PIN 1. CATHODE (POLARITY BAND)

STYLE 2: NO POLARITY

DOCUMENT NUMBER:

98AON11524D

Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

DESCRIPTION:

SOD-523 1.20x0.80x0.60

PAGE 1 OF 1

onsemi and ONSeMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales