# **MOSFET** – N-Channel, UniFET™

200 V, 16 A, 125 m $\Omega$ 

# FDD18N20LZ

#### Description

UniFET MOSFET is ON Semiconductor's high voltage MOSFET family based on planar stripe and DMOS technology. This MOSFET is tailored to reduce on–state resistance, and to provide better switching performance and higher avalanche energy strength. This device family is suitable for switching power converter applications such as power factor correction (PFC), flat panel display (FPD) TV power, ATX and electronic lamp ballasts.

#### **Features**

- $R_{DS(on)} = 125 \text{ m}\Omega \text{ (Typ.)} @ V_{GS} = 10 \text{ V}, I_D = 8 \text{ A}$
- Low Gate Charge (Typ. 30 nC)
- Low C<sub>RSS</sub> (Typ. 25 pF)
- 100% Avalanche Tested
- Improved dv/dt Capability
- ESD Improved Capability
- These Device is Pb-Free and is RoHS Compliant

## **Applications**

- LED TV
- Consumer Appliances
- Uninterruptible Power Supply



# ON Semiconductor®

## www.onsemi.com



DPAK3 (TO-252 3 LD) CASE 369AS

#### MARKING DIAGRAM



FDD18N20LZ = Specific Device Code \$Y = ON Semiconductor Logo &Z = Assembly Plant Code &3 = 3-Digit Date Code

&K = 2-Digits Lot run Traceability Code



**N-Channel MOSFET** 

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 6 of this data sheet.

# **MOSFET MAXIMUM RATINGS** ( $T_C = 25^{\circ}C$ unless otherwise noted)

| Symbol                            | Parameter                                                            |                                     | FDD18N20LZ  | Unit |
|-----------------------------------|----------------------------------------------------------------------|-------------------------------------|-------------|------|
| V <sub>DSS</sub>                  | Drain to Source Voltage                                              |                                     | 200         | V    |
| $V_{GSS}$                         | Gate to Source Voltage                                               |                                     | ±20         | V    |
| I <sub>D</sub>                    | Drain Current                                                        | Continuous (T <sub>C</sub> = 25°C)  | 16          | Α    |
|                                   |                                                                      | Continuous (T <sub>C</sub> = 100°C) | 9.6         | 1    |
| I <sub>DM</sub>                   | Drain Current (Note 1)                                               | Pulsed                              | 64          | Α    |
| E <sub>AS</sub>                   | Single Pulsed Avalanche Energy (Note 2)                              |                                     | 320         | mJ   |
| I <sub>AR</sub>                   | Avalanche Current (Note 1)                                           |                                     | 16          | Α    |
| E <sub>AR</sub>                   | Repetitive Avalanche Energy (Note 1)                                 |                                     | 8.9         | mJ   |
| dv/dt                             | Peak Diode Recovery dv/dt (Note 3)                                   |                                     | 10          | V/ns |
| $P_{D}$                           | Power Dissipation                                                    | (T <sub>C</sub> = 25°C)             | 89          | W    |
|                                   |                                                                      | Derate above 25°C                   | 0.7         | W/°C |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range                              |                                     | -55 to +150 | °C   |
| TL                                | Maximum Lead Temperature for Soldering, 1/8" from Case for 5 Seconds |                                     | 300         | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 
1. Repetitive rating: pulse–width limited by maximum junction temperature. 
2. L = 2.5 mH,  $I_{AS}$  = 16 A,  $V_{DD}$  = 50 V,  $R_{G}$  = 25  $\Omega$ , starting  $T_{J}$  = 25°C. 
3.  $I_{SD} \le$  16 A,  $I_{AS}$  = 17 A,  $I_{AS}$  = 17 A,  $I_{AS}$  = 18 A,  $I_{AS}$  =

# THERMAL CHARACTERISTICS

| Symbol          | Parameter                                     | FDD18N20LZ | Unit |
|-----------------|-----------------------------------------------|------------|------|
| $R_{	heta JC}$  | Thermal Resistance, Junction to Case, Max.    | 1.4        | °C/W |
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient, Max. | 83         |      |

# **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Symbol                             | Parameter                                                | Test Condition                                                         | Min | Тур  | Max   | Unit |
|------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------|-----|------|-------|------|
| OFF CHARA                          | CTERISTICS                                               |                                                                        |     |      |       |      |
| BV <sub>DSS</sub>                  | Drain to Source Breakdown Voltage                        | $I_D = 250 \mu A, V_{GS} = 0 V, T_J = 25^{\circ}C$                     | 200 | _    | -     | V    |
| $\Delta BV_{DSS}$ / $\Delta$       | Breakdown Voltage Temperature Coefficient                | I <sub>D</sub> = 250 μA, Referenced to 25°C                            | -   | 0.2  | -     | V/°C |
| T <sub>J</sub><br>I <sub>DSS</sub> | Zero Gate Voltage Drain Current                          | V <sub>DS</sub> = 200 V, V <sub>GS</sub> = 0 V                         | -   | -    | 1     | μΑ   |
|                                    |                                                          | V <sub>DS</sub> = 160 V, T <sub>C</sub> = 125°C                        | -   | -    | 10    |      |
| I <sub>GSS</sub>                   | Gate to Body Leakage Current                             | $V_{GS} = \pm 16 \text{ V}, V_{DS} = 0 \text{ V}$                      | -   | -    | ±10   | μΑ   |
| ON CHARAC                          | CTERISTICS                                               |                                                                        |     |      |       |      |
| V <sub>GS(th)</sub>                | Gate Threshold Voltage                                   | $V_{GS} = V_{DS}, I_D = 250 \mu A$                                     | 1.0 | _    | 2.5   | V    |
| R <sub>DS(on)</sub>                | Static Drain to Source On Resistance                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 8 A                           | -   | 0.10 | 0.125 | Ω    |
|                                    |                                                          | V <sub>GS</sub> = 5 V, I <sub>D</sub> = 8 A                            | -   | 0.11 | 0.13  | 1    |
| 9FS                                | Forward Transconductance                                 | V <sub>DS</sub> = 20 V, I <sub>D</sub> = 2 A                           | -   | 11   | -     | S    |
| DYNAMIC C                          | HARACTERISTICS                                           |                                                                        |     |      |       |      |
| C <sub>iss</sub>                   | Input Capacitance                                        | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V                          | -   | 1185 | 1575  | pF   |
| C <sub>oss</sub>                   | Output Capacitance                                       | f = 1 MHz                                                              | -   | 190  | 255   | pF   |
| C <sub>rss</sub>                   | Reverse Transfer Capacitance                             |                                                                        | -   | 25   | 40    | pF   |
| Q <sub>g(tot)</sub>                | Total Gate Charge at 10V                                 | V <sub>DS</sub> = 200 V, I <sub>D</sub> = 16 A, V <sub>GS</sub> = 10 V | -   | 30   | 40    | nC   |
| Q <sub>gs</sub>                    | Gate to Source Gate Charge                               | (Note 4)                                                               | -   | 3.5  | -     | nC   |
| Q <sub>gd</sub>                    | Gate to Drain "Miller" Charge                            |                                                                        | -   | 8.5  | -     | nC   |
| SWITCHING                          | CHARACTERISTICS                                          |                                                                        |     |      |       |      |
| t <sub>d(on)</sub>                 | Turn-On Delay Time                                       | $V_{DD} = 100 \text{ V}, I_D = 16 \text{ A}, V_{GS} = 10 \text{ V},$   | -   | 15   | 40    | ns   |
| t <sub>r</sub>                     | Turn-On Rise Time                                        | $R_G = 25 \Omega$ (Note 4)                                             | -   | 20   | 50    | ns   |
| t <sub>d(off)</sub>                | Turn-Off Delay Time                                      |                                                                        | -   | 135  | 280   | ns   |
| t <sub>f</sub>                     | Turn-Off Fall Time                                       |                                                                        | -   | 50   | 110   | ns   |
| DAIN-SOUR                          | ICE DIODE CHARACTERISTICS                                |                                                                        |     |      |       |      |
| I <sub>S</sub>                     | Maximum Continuous Drain to Source Diode Forward Current |                                                                        | -   | _    | 16    | Α    |
| I <sub>SM</sub>                    | Maximum Pulsed Drain to Source Diode Forward Current     |                                                                        | -   | _    | 64    | Α    |
| V <sub>SD</sub>                    | Drain to Source Diode Forward Voltage                    | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 4 A                           | -   | _    | 1.4   | V    |
| t <sub>rr</sub>                    | Reverse Recovery Time                                    | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 4 A                           | -   | 105  | -     | ns   |
| Q <sub>rr</sub>                    | Reverse Recovery Charge                                  | dI <sub>F</sub> /dt = 100 A/μs                                         | _   | 0.4  | -     | μC   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. Essentially independent of operating temperature typical characteristics.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 1. On-Region Characteristics



Figure 3. On-Resistance Variation vs.
Drain Current and Gate Voltage



Figure 5. Capacitance Characteristics



Figure 2. Transfer Characteristics



Figure 4. Body Diode Forward Voltage Variation vs. Source Current and Temperature



Figure 6. Gate Charge Characteristics

# TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



Figure 7. Breakdown Voltage Variation vs. Temperature



Figure 9. Maximum Safe Operating Area



Figure 8. On–Resistance Variation vs. Temperature



Figure 10. Maximum Drain Current vs.

Case Temperature



Figure 11. Transient Thermal Response Curve

# PACKAGE MARKING ANDORDERING INFORMATION

| Part Number | Top Mark   | Package                          | Reel Size | Tape Width | Shipping <sup>†</sup> |
|-------------|------------|----------------------------------|-----------|------------|-----------------------|
| FDD18N20LZ  | FDD18N20LZ | DPAK3 (TO-252 3 LD)<br>(Pb-Free) | 330 mm    | 16 mm      | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

UniFET is trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.





## DPAK3 6.10x6.54x2.29, 4.57P CASE 369AS **ISSUE B**

**DATE 20 DEC 2023** 



- NOTES: UNLESS OTHERWISE SPECIFIED

  A) THIS PACKAGE CONFORMS TO JEDEC, TO-252, ISSUE F, VARIATION AA.

  B) ALL DIMENSIONS ARE IN MILLIMETERS.

  C) DIMENSIONING AND TOLERANCING PER

  - מו
  - A
  - F)

  - DIMENSIONING AND TOLERANCING PER
    ASME Y14.5M-2018.
    SUPPLIER DEPENDENT MOLD LOCKING HOLES OR CHAMFERED
    CORNERS OR EDGE PROTRUSION.
    FOR DIGDE PRODUCTS, L4 IS 0.25 MM MAX PLASTIC BODY
    STUB WITHOUT CENTER LEAD.
    DIMENSIONS ARE EXCLUSIVE OF BURRS,
    MOLD FLASH AND TIE BAR EXTRUSIONS.
    LAND PATTERN RECOMMENDATION IS BASED ON IPC7351A STD
    T0228P991X239-3N.



| MIN. N□M. MAX A 2.18 2.29 2.3 A1 0.00 - 0.16 b 0.64 0.77 0.89 | 9         |  |  |
|---------------------------------------------------------------|-----------|--|--|
| A1 0.00 - 0.12                                                | -         |  |  |
|                                                               | 7         |  |  |
| la 064 077 009                                                | - /       |  |  |
| N                                                             | 9         |  |  |
| b2 0.76 0.95 1.14                                             |           |  |  |
| b3 5.21 5.34 5.4                                              | 6         |  |  |
| c 0.45 0.53 0.63                                              | ı         |  |  |
| c2 0.45 0.52 0.5t                                             | 3         |  |  |
| D 5.97 6.10 6.2                                               | 2         |  |  |
| D1 5.21                                                       | -         |  |  |
| E 6.35 6.54 6.7                                               | 3         |  |  |
| E1 4.32                                                       | -         |  |  |
| e 2.286 BSC                                                   |           |  |  |
| e1 4.572 BSC                                                  | 4.572 BSC |  |  |
| H 9.40 9.91 10.4                                              | 1         |  |  |
| L 1.40 1.59 1.78                                              | 3         |  |  |
| L1 2.90 REF                                                   |           |  |  |
| L2 0.51 BSC                                                   | 0.51 BSC  |  |  |
| L3 0.89 1.08 1.27                                             | 7         |  |  |
| L4 1.0a                                                       | 2 ]       |  |  |
| θ 0° 10°                                                      |           |  |  |

MILLIMETERS





| -5.55 | MIN-              |
|-------|-------------------|
| 6.40  | 6.50 MIN          |
|       | 2.85 MIN          |
| 4.5   | 1.25 MIN<br>2.286 |

#### LAND PATTERN RECOMMENDATION

\*FOR ADDITIONAL INFORMATION ON DUR
PB-FREE STRATEGY AND SOLDERING DETAILS,
PLEASE DOWNLOAD THE ON SEMICONDUCTOR
SOLDERING AND MOUNTING TECHNIQUES
REFERENCE MANUAL, SOLDERRM/D.

## **GENERIC MARKING DIAGRAM\***

XXXXXX XXXXXX **AYWWZZ** 

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may not follow the Generic Marking.

XXXX = Specific Device Code

= Assembly Location Α

Υ = Year

WW = Work Week

77 = Assembly Lot Code

Electronic versions are uncontrolled except when accessed directly from the Document Repository. **DOCUMENT NUMBER:** 98AON13810G Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** DPAK3 6.10x6.54x2.29, 4.57P **PAGE 1 OF 1** 

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales