

**July 2025** 

## FDS6576

## P-Channel 2.5V Specified PowerTrench® MOSFET General Description Features

This P-Channel 2.5V specified MOSFET is in a rugged gate version of Fairchild Semiconductor's advanced PowerTrench® process. It has been optimized for power management applications with a wide range of gate drive voltage (2.5V - 12V).

### **Applications**

- Load switch
- Battery protection
- Power management



# –11 A, –20 V. $R_{DS(ON)}$ = 0.014 $\Omega$ @ $V_{GS}$ = –4.5 V $R_{DS(ON)}$ = 0.020 $\Omega$ @ $V_{GS}$ = –2.5 V

- Extended V<sub>GSS</sub> range (±12V) for successplications.
- Low gate charge (43nC ' ical).
- Fast switching speed
- High performance and other Jgy for extramely low R
- High pc or an ourr a handling capability.
- Ru'S Cu. ant.



SO-8 S

Absol te Max w. Ratings

T<sub>A</sub>=25°C inless othervise is ited



| Sym, ol           | Farameter                                       | Ratings       | Units |
|-------------------|-------------------------------------------------|---------------|-------|
| V <sub>L</sub>    | in-Source Voitage                               | -20           | V     |
| V <sub>GSS</sub>  | Gate-Source Voltage                             | ± 12          | V     |
| I <sub>D</sub>    | Drain Current - Continuous (Note 1a             | a) —11        | Α     |
|                   | - Pulsud                                        | -50           |       |
| P <sub>D</sub>    | Power Dissipation to: Single Operation (Note 1a | a) 2.5        | W     |
| Or                | (Note 1                                         | 1.2           |       |
|                   | (Note 1                                         | 1.0           |       |
| $T_J$ , $T_{STG}$ | Operating and Storage Junction Temperature Rang | e _55 to +150 | °C    |

### **Thermal Characteristics**

| $R_{	heta JA}$  | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 50  | °C/W |
|-----------------|-----------------------------------------|-----------|-----|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1c) | 125 | °C/W |
| $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case    | (Note 1)  | 25  | °C/W |

### **Package Marking and Ordering Information**

| Device Marking | Device  | Reel Size | Tape width | Quantity   |
|----------------|---------|-----------|------------|------------|
| FDS6576        | FDS6576 | 13"       | 12mm       | 2500 units |

| Symbol                                | Parameter                                      | Test Conditions                                                                                                                                                                                                    | Min  | Тур       | Max            | Units |
|---------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|----------------|-------|
| Off Char                              | acteristics                                    |                                                                                                                                                                                                                    | •    |           |                |       |
| BV <sub>DSS</sub>                     | Drain-Source Breakdown Voltage                 | $V_{GS} = 0 \text{ V}, I_{D} = -250 \mu\text{A}$                                                                                                                                                                   | -20  |           |                | V     |
| ΔBV <sub>DSS</sub><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature Coefficient      | $I_D$ = –250 μA, Referenced to 25°C                                                                                                                                                                                |      | -13       |                | mV/°C |
| I <sub>DSS</sub>                      | Zero Gate Voltage Drain Current                | $V_{DS} = -16 \text{ V}, V_{GS} = 0 \text{ V}$                                                                                                                                                                     |      |           | <b>–</b> 1     | μА    |
| $I_{GSSF}$                            | Gate–Body Leakage, Forward                     | V <sub>GS</sub> = 12 V, V <sub>DS</sub> = 0 V                                                                                                                                                                      |      |           | 100            | nA    |
| I <sub>GSSR</sub>                     | Gate–Body Leakage, Reverse                     | $V_{GS} = -12 \text{ V}, V_{DS} = 0 \text{ V}$                                                                                                                                                                     |      |           | -100           | nA    |
| On Char                               | acteristics (Note 2)                           |                                                                                                                                                                                                                    |      |           |                |       |
| $V_{GS(th)}$                          | Gate Threshold Voltage                         | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$                                                                                                                                                                              | -0.6 | -0.0      | -1.5           | V     |
| $\Delta V_{GS(th)} \over \Delta T_J$  | Gate Threshold Voltage Temperature Coefficient | $I_D$ = -250 $\mu$ A, Referenced to 25°C                                                                                                                                                                           |      | .5        |                | mV/°C |
| R <sub>DS(on)</sub>                   | Static Drain–Source<br>On–Resistance           | $\begin{aligned} &V_{GS} = -4.5 \text{ V}, &I_{D} = -11 \text{ A} \\ &V_{GS} = -2.5 \text{ V}, &I_{D} = -8 \text{ A} \\ &V_{GS} = -4.5 \text{ V}, I_{D} = -11 \text{ , } T_{J} = -5^{\circ}\text{C} \end{aligned}$ |      | 5<br>11.1 | 14<br>20<br>23 | n.92  |
| I <sub>D(on)</sub>                    | On-State Drain Current                         | V <sub>GS</sub> = -4.5 V, Y = -5                                                                                                                                                                                   | 25   | 2/        | 7              | Α     |
| g <sub>FS</sub>                       | Forward Transconductance                       | V <sub>DS</sub> = -4.5 V I <sub>L</sub>                                                                                                                                                                            |      | 50        | 1              | S     |
| Dvnamio                               | Characteristics                                |                                                                                                                                                                                                                    | 20   |           |                |       |
| C <sub>iss</sub>                      | Input Capacitance                              | $V_{DS} = -V$ , $V_{DS} = 0$                                                                                                                                                                                       |      | 10 14     | 1              | ρF    |
| C <sub>oss</sub>                      | Output Capacitance                             | 1.0 Mt                                                                                                                                                                                                             |      | 955       |                | pF    |
| C <sub>rss</sub>                      | Reverse Transfer Capacitanc                    | NV IC                                                                                                                                                                                                              |      | 504       | 4              | pF    |
| Switchin                              | g Characteristic (Nu. 1)                       | WE OU                                                                                                                                                                                                              | 10   | <u> </u>  |                |       |
| t <sub>d(on)</sub>                    | Turn-On Delay Til                              | $V_{DD} = -10 \text{ V}, V_{D} = -1 \text{ A}$                                                                                                                                                                     | 6    | 18        | 32             | ns    |
| t <sub>r</sub>                        | Turn-On ime                                    | $V_{GI} = -4.5 \text{ V}, \qquad R_{GEN} = 6 \Omega$                                                                                                                                                               | 2    | 17        | 31             | ns    |
| t <sub>d(off)</sub>                   | Turn-C Delay Time                              | C, VC, VS,                                                                                                                                                                                                         |      | 124       | 198            | ns    |
| t <sub>f</sub>                        | -O1 all Tim                                    | 1 1 50,                                                                                                                                                                                                            |      | 79        | 126            | ns    |
| Qg                                    | Tr' te cge                                     | $V_{78} = 10 \text{ V}, \qquad I_{D} = -11 \text{ A},$                                                                                                                                                             |      | 43        | 60             | nC    |
| Q <sub>gs</sub>                       | Gate—{ urce Charge                             | $V_{G\delta} = -4.5 \text{ V}$                                                                                                                                                                                     |      | 7         |                | nC    |
| w                                     | Jrain Charge                                   |                                                                                                                                                                                                                    |      | 12        |                | nC    |
| Dra -S                                | ource Diode Characteristics                    | and Maximum Ratings                                                                                                                                                                                                |      |           |                |       |
| V <sub>s</sub>                        | Maximum Continuous Drain -Source               |                                                                                                                                                                                                                    |      |           | -2.1           | Α     |
| √ <sub>SD</sub>                       | Orgin-Source Diode For verd<br>Voltage         | V <sub>GS</sub> = 0 V, I <sub>S</sub> = -2.1 A (Note 2)                                                                                                                                                            |      | -0.66     | -1.2           | V     |

### i lotes :

lotes:
 1. \( \tilde{\chi\_{0,lA}}\) is the sum of the junctic -to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. \( \tilde{R}\_{0,lA}\) is guar int. \( \tilde{e}''\) by design while \( \tilde{R}\_{0,lA}\) is determined by the user's board design.



a) 50°C/W when mounted on a 1in² pad of 2 oz copper



b) 105°C/W when mounted on a .04 in<sup>2</sup> pad of 2 oz copper



c) 125°C/W when mounted on a minimum pad.

Scale 1:1 on letter size paper

**2.** Pulse Test: Pulse Width <  $300\mu$ s, Duty Cycle < 2.0%

### **Typical Characteristics**



2.25

RESIGNATION

NORMALIZED

1.75

VGS = 3.0V

1.5

VGS = 3.0V

4.5V

A.5V

Figure 1. On-Region Characteristics.

Figure 2. 1-Restance Variation with Director and Gate Voltage.





Fig. re J. Jn-Resistance Variation with Temperature

Figure 4. On-Resistance Variation with Gate-to-Source Voltage.





Figure 5. Transfer Characteristics.

Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

### **Typical Characteristics**





Figure 7. Gate Charge Characteristics.



Fig. 18. apaci nce Characteristics.



Figure 9 Mar num Safe Operating Area.





Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1c. Transient thermal response will change depending on the circuit board design.

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ FACT Quiet Series™ OCX™ SILENT SWITCHER® ActiveArray™ GlobalOptoisolator™ OCXPro™ SMART START™ OPTOLOGIC® Bottomless™ GTO™ SPM™ HiSeC™ OPTOPLANAR™ Stealth™ Build it Now™ I<sup>2</sup>C™ PACMAN™ CoolFET™ SuperFET™ РОР™ CROSSVOLT™ i-Lo™ SuperSOT™-3 Power247™ DOME™ ImpliedDisconnect™ SuperSOT™-6 PowerEdge™ SuperSOT™-8 EcoSPARK™ IntelliMAX™ E<sup>2</sup>CMOS™ PowerSaver™ **ISOPLANAR™** SyncFET™ PowerTrench® ТСМ™ EnSigna™ LittleFET™ FACT<sup>®</sup> QFET® MICROCOUPLER™ TinyBoost™  $\mathsf{FAST}^{\mathbb{R}}$ MicroFET™ QS™ TinyBuck™  $\mathsf{TinyPWM}^{\intercal_{\mathsf{M}}}$ FASTr™ MicroPak™ QT Optoelectronics™ FPS™ MICROWIRE™ TinyPower™ Quiet Series™ TinyLogic<sup>®</sup> FRFET™ MSX™ RapidConfigure<sup>™</sup> MSXPro™ TINYOP1 RapidConnect™ µSerDes™ Across the board. Around the world.™ Tru<sup>⊤</sup>ranslaι. ScalarPump™ JHC

The Power Franchise®

Programmable Active Droop™

#### DISCLAIMER

DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MA' CH. GES VITHOUT FURTHER NOTICE TO NAY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN TO CHILD DESTITED ANY LIABILITY AND THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DECEMBER. TO HERE DECEMBER TO CONVEY (1,1) L. CENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. TO THE SESP. FICATION SERVICE DO NOT TRANSPORT THE RIGHTS OF TAIL CHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY HE WAR. NOT THEREIN, V. HICH COVERS HESE PRODUCTS.

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUT TO FIND USE. CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN AT ROVAL FIF. TCHILD SEMICON LUCTOR CORFORATION.

#### As used herein:

- 1. Life support devices or .ns • devic or systems which, (a) are intended f surgical in. ວ the body, ຈາ or (c) whose railure to perform ordance with instructions for use (b) support or sustain I when properly in a provided in the labeling, result in signing and n by easonably expected to to u.\_ aser.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support uevice or syste n, or to affect its safety or effectiveness.

UniFET™

NEW DESIGN

VCX™

Wire™

#### TS TUL INITIONS Definition of I as

| Da sheet Identification  | Produ #Status             | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Aice Information         | Formative or In<br>Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. 122



ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and severally, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify an

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Phone: 421 33 790 2910

Japan Customer Focus Center
Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative