# MOSFET - N-Channel, Shielded Gate, POWERTRENCH® 150 V, 7.5 A, 19.8 mΩ ## FDS86240 ## **General Description** This N-Channel MOSFET is produced using **onsemi**'s advanced POWERTRENCH process that incorporates Shielded Gate technology. This process has been optimized for $R_{DS(on)}$ , switching performance and ruggedness. #### **Features** - Shielded Gate MOSFET Technology - Max $R_{DS(on)} = 19.8 \text{ m}\Omega$ at $V_{GS} = 10 \text{ V}$ , $I_D = 7.5 \text{ A}$ - Max $R_{DS(on)} = 26 \text{ m}\Omega$ at $V_{GS} = 6 \text{ V}$ , $I_D = 6.4 \text{ A}$ - High Performance Trench Technology for Extremely Low R<sub>DS(on)</sub> - High Power and Current Handling Capability in a Widely Used Surface Mount Package - 100% UIL Tested - This Device is Pb-Free, Halide Free and is RoHS Compliant #### **ABSOLUTE MAXIMUM RATINGS** (T<sub>A</sub> = 25°C unless otherwise noted) | Symbol | Parameter | Ratings | Unit | |-----------------------------------|----------------------------------------------------------------------------------|-------------|------| | V <sub>DS</sub> | Drain to Source Voltage | 150 | V | | V <sub>GS</sub> | Gate to Source Voltage | ±20 | V | | I <sub>D</sub> | Drain Current - Continuous - Pulsed (Note 4) | 7.5<br>199 | Α | | E <sub>AS</sub> | Single Pulse Avalanche Energy (Note 3) | 220 | mJ | | P <sub>D</sub> | Power Dissipation T <sub>C</sub> = 25°C (Note 1) T <sub>A</sub> = 25°C (Note 1a) | 5.0<br>2.5 | W | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction<br>Temperature Range | -55 to +150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### THERMAL CHARACTERISTICS | Symbol | Parameter | Ratings | Unit | |-----------------|------------------------------------------------------|---------|------| | $R_{ heta JC}$ | Thermal Resistance,<br>Junction to Case (Note 1) | 25 | °C/W | | $R_{\theta JA}$ | Thermal Resistance,<br>Junction to Ambient (Note 1a) | 50 | °C/W | SOIC8 CASE 751EB #### **MARKING DIAGRAM** FDS86240 = Specific Device Code A = Assembly Site L = Wafer Lot Number YW = Assembly Start Week #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------|------------------------------------|-----------------------| | FDS86240 | SOIC8<br>(Pb-Free/<br>Halide Free) | 2500 /<br>Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. #### FDS86240 ## **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------|------|------|------|-------| | FF CHARAG | CTERISTICS | - | | - | - | • | | BV <sub>DSS</sub> | Drain to Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0 V$ | 150 | - | - | V | | $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature<br>Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25°C | - | 105 | _ | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 120 V, V <sub>GS</sub> = 0 V | - | - | 1 | μΑ | | I <sub>GSS</sub> | Gate to Source Leakage Current | V <sub>GS</sub> = ±20 V, V <sub>DS</sub> = 0 V | ı | - | ±100 | nA | | N CHARAC | TERISTICS | | | | | | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = 250 \mu A$ | 2 | 2.7 | 4 | V | | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | I <sub>D</sub> = 250 μA, referenced to 25°C | _ | -11 | _ | mV/°C | | R <sub>DS(on)</sub> | Static Drain to Source On Resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 7.5 A | - | 17.3 | 19.8 | mΩ | | | | V <sub>GS</sub> = 6 V, I <sub>D</sub> = 6.4 A | - | 19.7 | 26 | | | | | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 7.5 A, T <sub>J</sub> = 125°C | ı | 30.8 | 35.3 | | | 9FS | Forward Transconductance | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 7.5 A | - | 26 | - | S | | YNAMIC CH | IARACTERISTICS | | | • | • | | | C <sub>iss</sub> | Input Capacitance | V <sub>DS</sub> = 75 V, V <sub>GS</sub> = 0 V, f = 1 MHz | - | 1930 | 2570 | pF | | C <sub>oss</sub> | Output Capacitance | | - | 198 | 265 | 1 | | C <sub>rss</sub> | Reverse Transfer Capacitance | ] | ı | 8.3 | 15 | 1 | | R <sub>G</sub> | Gate Resistance | | - | 0.84 | - | Ω | | WITCHING | CHARACTERISTICS | | | • | • | | | t <sub>d(on)</sub> | Turn-On Delay Time | V <sub>DD</sub> = 75 V, I <sub>D</sub> = 7.5 A, | - | 14 | 26 | ns | | t <sub>r</sub> | Rise Time | $V_{GS} = 10 \text{ V}, \overline{R}_{GEN} = 6 \Omega$ | - | 4.2 | 10 | | | t <sub>d(off)</sub> | Turn-Off Delay Time | | ı | 24 | 39 | | | t <sub>f</sub> | Fall Time | | - | 4.9 | 10 | | | Q <sub>g(TOT)</sub> | Total Gate Charge | $V_{GS}$ = 0 V to 10 V, $V_{DD}$ = 75 V, $I_D$ = 7.5 A | 1 | 28 | 40 | nC | | | | V <sub>GS</sub> = 0 V to 5 V, V <sub>DD</sub> = 75 V, I <sub>D</sub> = 7.5 A | 1 | 16 | 22 | 1 | | Q <sub>gs</sub> | Gate to Source Charge | V <sub>DD</sub> = 75 V, I <sub>D</sub> = 7.5 A | ı | 7.6 | - | nC | | Q <sub>gd</sub> | Gate to Drain "Miller" Charge | 1 | - | 5.3 | - | 1 | | | RCE DIODE CHARACTERISTICS | | | | | | | V <sub>SD</sub> Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 7.5 A (Note 2) | - | 0.77 | 1.3 | V | | | | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2 A (Note 2) | _ | 0.70 | 1.2 | 1 | | | t <sub>rr</sub> | Reverse Recovery Time | I <sub>F</sub> = 7.5 A, di/dt = 100 A/μs | - | 75 | 120 | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | 1 | _ | 109 | 175 | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. #### NOTES: 1. $R_{\theta JA}$ is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. $R_{\theta JC}$ is guaranteed by design while $R_{\theta CA}$ is determined by the user's board design. a) 50°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz. copper. b) 125°C/W when mounted on a minimum pad. - 2. Pulse Test: Pulse Width < 300 $\mu$ s, Duty Cycle < 2.0% 3. Starting T<sub>J</sub> = 25°C, L = 1 mH, I<sub>AS</sub> = 21 A, V<sub>DD</sub> = 135 V, V<sub>GS</sub> = 10 V 4. Pulsed Id please refer to Figure 11 SOA graph for more details. #### FDS86240 ## TYPICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted) $V_{\mbox{\footnotesize{DS}}},$ Drain to Source Voltage (V) ID, Drain Current (A) Figure 1. On Region Characteristics Figure 3. Normalized On Resistance vs. Junction Temperature $V_{GS}$ , Gate to Source Voltage (V) Figure 5. Transfer Characteristics V<sub>GS</sub>, Gate to Source Voltage (V) Figure 4. On-Resistance vs. Gate to Source Voltage V<sub>SD</sub>, Body Diode Forward Voltage (V) Figure 6. Source to Drain Diode Forward Voltage vs. Source Current ## **TYPICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) (continued) Figure 7. Gate Charge Characteristics Figure 8. Capacitance vs. Drain to Source Voltage Figure 9. Unclamped Inductive Switching Capability Figure 10. Maximum Continuous Drain Current vs. Ambient Temperature Figure 11. Forward Bias Safe Operating Area Figure 12. Single Pulse Maximum Power Dissipation ## FDS86240 ## **TYPICAL CHARACTERISTICS** ( $T_J = 25$ °C unless otherwise noted) (continued) Figure 13. Junction-to-Ambient Transient Thermal Response Curve POWERTRENCH is a registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. ## CASE 751EB **ISSUE A DATE 24 AUG 2017** ·4.90±0.10 → -0.65(0.635)В 6.00±0.20 5.60 3.90±0.10 PIN ONE **INDICATOR** 1.27 1.27 0.25(M) LAND PATTERN RECOMMENDATION В SEE DETAIL A 0.175±0.075 0.22±0.03 С 1.75 MAX 0.10 0.42±0.09 OPTION A - BEVEL EDGE $(0.43) \times 45^{\circ}$ R0.10 GAGE PLANE OPTION B - NO BEVEL EDGE R0.10-0.25 NOTES: A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AA. B) ALL DIMENSIONS ARE IN MILLIMETERS. **SEATING PLANE** C) DIMENSIONS DO NOT INCLUDE MOLD 0.65±0.25 FLASH OR BURRS. D) LANDPATTERN STANDARD: SOIC127P600X175-8M (1.04)**DETAIL** À SCALE: 2:1 Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DOCUMENT NUMBER:** 98AON13735G SOIC8 onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. **DESCRIPTION:** SOIC8 PAGE 1 OF 1 onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales