

# OIS & Open-AF Control LSI LC898128DP

#### Overview

This is a system LSI integrating an on-chip 32bit DSP, a FLASH ROM and peripherals including analog circuits for OIS (Optical Image Stabilization) / Open-AF (Auto Focus) control, constant current drivers.

#### **Features**

- On-chip 32bit DSP
  - Built-in Software for Digital Servo Filter
  - Built-in Software for Gyro Filter
- Memory
  - 40 kB Flash Memory
  - ◆ Program ROM
  - ◆ Program SRAM
  - Data SRAM
- Peripherals
  - ◆ AD Converter
  - ◆ DA Converter
  - ◆ 2-wire Serial I/F Circuit (The Communication Protocol is Compatible with I<sup>2</sup>C)
  - Hall Bias Circuit
  - Hal Amp
  - OSC (Oscillator)
  - ◆ LDO (Low Drop-Out Regulator)
  - ◆ Temperature Sensor
  - Digital Gyro I/F (SPI)
  - ◆ Interrupt I/F
- Driver
  - · OIS:

Constant Current Linear Driver (x2ch, I<sub>full</sub> = 200 mA)

• OP-AF (Bi-direction):

Constant Current Linear Driver (x1ch, I<sub>full</sub> = 130 mA)

- Package
  - WLCSP30 (4.300 mm x 1.175 mm) Thickness Max. 0.35 mm, with Back Coat

1

- Ball 3 x 10
- Pitch 0.4 mm
- ◆ Lead-Free
- Halogen Free
- Power Supply Voltage
  - ◆ AD/DA/VGA/LDO/OSC/Flash/: AVDD30 = 2.7 V to 3.3 V
  - Driver: VM1,2 = 1.8 V to 3.3 V
  - 1.8 V I/O: IOVDD = 1.7 V to 3.3 V
  - Core Logic: Generated by On-chip LDO Connect 1 μF Capacitor to LDPO Pin



WLCSP30 CASE 567WE

#### **MARKING DIAGRAM**

128DP1XH AWLYYWW

A = Assembly Location
WL = Wafer Lot
YY = Year
WW = Work Week

### ORDERING INFORMATION

| Device           | Package   | Shipping <sup>†</sup> |
|------------------|-----------|-----------------------|
| LC898128DP1XHTBG | WLCSP30   | 4,000 /               |
| 0, 26, 41        | (Pb-Free) | Tape & Reel           |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

# **BLOCK DIAGRAM**



Figure 1. Block Diagram

#### **PIN LAYOUT**



Figure 2. Pin Layout (Bottom View)

#### **PIN DESCRIPTION**

| No. | Pin   | I/O | I/O Pwr | Primary Function                                                                                         | Sub Functions                                                                                        | Init |
|-----|-------|-----|---------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|
| 1   | MON1  | В   | AVDD30  | Servo Monitor Analog In/Out                                                                              | 2-wire serial Monitor Data                                                                           | Z    |
| 2   | MON2  | В   | AVDD30  | Servo Monitor Analog In/Out                                                                              | 2-wire serial Monitor Clock                                                                          | Z    |
| 3   | SCL   | В   | IOVDD   | 2-wire serial HOST I/F Clock Slave                                                                       |                                                                                                      | Z    |
| 4   | SDA   | В   | JOVDD   | 2-wire serial HOST I/F Data Slave                                                                        |                                                                                                      | Z    |
| 5   | IOVDD | Р   | AS .    | I/O Power (1.7 V to 3.3 V)                                                                               |                                                                                                      | _    |
| 6   | SSB   | В   | IÔVDD   | Digital Gyro Data I/F Chip Select<br>Out (3/4-wire Master)                                               | Digital Gyro Data I/F Chip Select In (3/4-wire Slave)                                                | Z    |
| 7   | SCLK  | В   | IOVDD   | Digital Gyro Data I/F Clock Out (3/4-wire Master)                                                        | Digital Gyro Data I/F Clock In (3/4–wire Slave)                                                      | Z    |
|     |       |     |         |                                                                                                          | 2-wire serial Sensor Hub I/F Clock<br>Slave                                                          |      |
| 8   | MOSI  | В   | IOVDD   | Digital Gyro Data I/F Data InOut<br>(3-wire Master)<br>Digital Gyro Data I/F Data Out<br>(4-wire Master) | Digital Gyro Data I/F Data InOut<br>(3wire Slave)<br>Digital Gyro Data I/F Data In<br>(4-wire Slave) | Z    |
|     |       |     |         |                                                                                                          | 2-wire serial Sensor Hub I/F Data<br>Slave                                                           |      |
| 9   | MISO  | В   | IOVDD   | Digital Gyro Data I/F Data In (4-wire Master)                                                            | Digital Gyro Data I/F Data Out<br>(4-wire Slave)                                                     | U    |
|     |       |     |         | Digital Gyro Data I/F Chip Select 2<br>Out (3-wire Master)                                               |                                                                                                      |      |
| 10  | EIRQ1 | В   | IOVDD   | Interrupt Input 1                                                                                        |                                                                                                      | Z    |
| 11  | EIRQ2 | В   | IOVDD   | Interrupt Input 2                                                                                        |                                                                                                      | Z    |

#### PIN DESCRIPTION (continued)

| No. | Pin    | I/O | I/O Pwr | Primary Function Sub Functions         | Init |
|-----|--------|-----|---------|----------------------------------------|------|
| 12  | PCNT   | 0   | AVDD30  | No use                                 | Z    |
| 13  | HLXBO  | 0   | AVDD30  | OIS Hall X Bias Output                 | Z    |
| 14  | HLYBO  | 0   | AVDD30  | OIS Hall Y Bias Output                 | Z    |
| 15  | OPINMX | I   | AVDD30  | OIS Hall X Opamp Input Minus           | -    |
| 16  | OPINPX | I   | AVDD30  | OIS Hall X Opamp Input Plus            | -    |
| 17  | OPINMY | - 1 | AVDD30  | OIS Hall Y Opamp Input Minus           | -    |
| 18  | OPINPY | I   | AVDD30  | OIS Hall Y Opamp Input Plus            | _    |
| 19  | OUT1   | 0   | VM1     | OIS Driver Output                      | Z    |
| 20  | OUT2   | 0   | VM1     | OIS Driver Output                      | Z    |
| 21  | OUT3   | 0   | VM1     | OIS Driver Output                      | Z    |
| 22  | OUT4   | 0   | VM1     | OIS Driver Output                      | Z    |
| 23  | OUT5   | 0   | VM2     | OP-AF Driver Output                    | Z    |
| 24  | OUT6   | 0   | VM2     | OP-AF Driver Output                    | Z    |
| 25  | AVDD30 | Р   |         | Analog Power (2.7 V to 3.3 V)          | -    |
| 26  | AVSS   | Р   |         | Analog GND                             | -    |
| 27  | VM1    | Р   |         | OIS Driver Power (1.8 V to 3.3 V)      | -    |
| 28  | VM2    | Р   |         | OP-AF Driver Power<br>(1.8 V to 3,3 V) | -    |
| 29  | PGND   | Р   |         | Driver GND                             | _    |
| 30  | LDPO   | Р   |         | Internal 1.38 V LDO Power Output       | _    |

- PIN TYPE "O" Ensure that it is set to OPEN.
  PIN TYPE "I"
- \*Process when pins are not used

   PIN TYPE "O" Ensure that it is set to OPEN.

   PIN TYPE "I" OPEN is inhibited. Ensure that it is connected to the V<sub>DD</sub> or V<sub>SS</sub> even when it is unused. (Please contact onsemi for more information about selection of  $V_{DD}$  or  $V_{SS}$ .)
- PIN TYPE "B" If you are unsure about processing method on the pin description of pin layout table, please contact us.

Note that incorrect processing of unused pins may result in defects.

#### **ELECTRICAL CHARACTERISTICS**

#### ABSOLUTE MAXIMUM RATINGS (AVSS = 0 V, PGND = 0 V)

| Parameter            | Symbol                                 | Conditions            | Ratings                          | Unit |
|----------------------|----------------------------------------|-----------------------|----------------------------------|------|
| Power Supply Voltage | V <sub>AD</sub> 30 max                 | $T_A \le 25^{\circ}C$ | -0.3 to 4.6                      | V    |
|                      | V <sub>M</sub> max                     | $T_A \le 25^{\circ}C$ | -0.3 to 4.6                      | V    |
|                      | V <sub>IO</sub> max                    | $T_A \le 25^{\circ}C$ | -0.3 to 4.6                      | V    |
| Input/Output Voltage | V <sub>AI</sub> 30, V <sub>AO</sub> 30 | $T_A \le 25^{\circ}C$ | -0.3 to V <sub>AD</sub> 30 + 0.3 | V    |
|                      | V <sub>MI</sub> 30, V <sub>MO</sub> 30 | $T_A \le 25^{\circ}C$ | -0.3 to V <sub>M</sub> 30 + 0.3  | V    |
|                      | $V_{II}, V_{IOO}$                      | $T_A \le 25^{\circ}C$ | -0.3 to V <sub>IO</sub> 18 + 0.3 | V    |
| Storage Temperature  | T <sub>stg</sub>                       |                       | -55 to 125                       | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

# ALLOWABLE OPERATING RATINGS ( $T_A = -30 \text{ to } 85^{\circ}\text{C}$ , AVSS = 0 V, PGND = 0 V)

| Parameter                     | Symbol             | Min             | Тур              | Max                                     | Unit |
|-------------------------------|--------------------|-----------------|------------------|-----------------------------------------|------|
| 3.0 V POWER SUPPLY (AVDD30)   |                    |                 |                  | OF                                      |      |
| Power Supply Voltage          | V <sub>AD</sub> 30 | 2.7             | 2.8              | 3.3                                     | V    |
| Input Voltage Range           | V <sub>INA</sub>   | 0               | Mr               | V <sub>AD</sub> 30                      | V    |
| 3.0 V POWER SUPPLY (VM1, VM2) |                    |                 | JK si            |                                         |      |
| Power Supply Voltage          | V <sub>M</sub> 30  | 1,8<br>(Note 1) | nse <sup>8</sup> | the lower of<br>3.3 and<br>AVDD30 + 0.5 | V    |
| Input Voltage Range           | V <sub>INM</sub>   | 0               | SIA.             | V <sub>M</sub> 30                       | V    |
| 1.8 V POWER SUPPLY (IOVDD)    | WIN                | 100,50          | ),               |                                         |      |
| Power Supply Voltage          | V <sub>IO</sub>    | 1.7             | 1.8              | 3.3                                     | V    |
| Input Voltage Range           | Vini               | 0               | _                | V <sub>IO</sub>                         | V    |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

# DC CHARACTERISTICS: INPUT/OUTPUT

 $(T_A = -30 \text{ to } 85^{\circ}\text{C}, \text{ AVSS} = 0 \text{ V}, \text{ PGND} = 0 \text{ V}, \text{ AVDD30} = 2.7 \text{ to } 3.3 \text{ V}, \text{ IOVDD} = 1.7 \text{ to } 3.3 \text{ V})$ 

| Parameter                 | Symbol          | Conditions               | Min             | Тур | Max           | Unit | Applicable Pins                                        |
|---------------------------|-----------------|--------------------------|-----------------|-----|---------------|------|--------------------------------------------------------|
| High-level Input Voltage  | Vih             | CMOS<br>Schmitt          | 0.7<br>IOVDD    |     |               | V    | SCL, SDA, SSB,<br>SCLK, MOSI,                          |
| Low-level Input Voltage   | V <sub>IL</sub> |                          |                 |     | 0.3<br>IOVDD  | V    | MISO, EIRQ1,<br>EIRQ2                                  |
| High-level Input Voltage  | V <sub>IH</sub> | CMOS<br>Schmitt          | 0.7<br>AVDD30   |     |               | V    | MON1, MON2                                             |
| Low-level Input Voltage   | V <sub>IL</sub> |                          |                 |     | 0.3<br>AVDD30 | V    | MON1, MON2                                             |
| High-level Output Voltage | V <sub>OH</sub> | $I_{OH} = -3 \text{ mA}$ | IOVDD –<br>0.2  |     |               | V    | SDA, SSB, SCLK,<br>MOSI, MISO,<br>EIRQ1, EIRQ2         |
| Low-level Output Voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3 mA   |                 |     | 0.2           | V    | SCL, SDA, SSB,<br>SCLK, MOSI,<br>MISO, EIRQ1,<br>EIRQ2 |
| High-level Output Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -2 mA  | AVDD30<br>- 0.2 |     |               | V    | MON1, MON2                                             |
| Low-level Output Voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA   |                 |     | 0.2           | V    | MON1, MON2                                             |

<sup>1.</sup> Constant current.

#### DC CHARACTERISTICS: INPUT/OUTPUT (continued)

 $(T_A = -30 \text{ to } 85^{\circ}\text{C}, \text{ AVSS} = 0 \text{ V}, \text{ PGND} = 0 \text{ V}, \text{ AVDD30} = 2.7 \text{ to } 3.3 \text{ V}, \text{ IOVDD} = 1.7 \text{ to } 3.3 \text{ V})$ 

| Parameter            | Symbol          | Conditions | Min  | Тур | Max    | Unit | Applicable Pins                                  |
|----------------------|-----------------|------------|------|-----|--------|------|--------------------------------------------------|
| Analog Input Voltage | V <sub>AI</sub> |            | AVSS |     | AVDD30 | V    | MON1, MON2,<br>OPINPX, OPINMX,<br>OPINPY, OPINMY |
| Pull Up Resistor     | $R_{up}$        |            | 20   |     | 250    | kΩ   | SSB, SCLK, MOSI,<br>MISO, EIRQ1,                 |
| Pull Down Resistor   | $R_{dn}$        |            | 20   |     | 250    | kΩ   | EIRQ2, MON1,<br>MON2                             |

#### **DRIVER OUTPUT**

 $(T_A = 25^{\circ}C, V_{SS} = 0 \text{ V}, PGND = 0 \text{ V}, AVDD30 = VM1,2 = 2.8 \text{ V})$ 

| Parameter                  | Symbol            | Conditions                        | Min   | Тур | Max   | Unit |
|----------------------------|-------------------|-----------------------------------|-------|-----|-------|------|
| Output Current, OUT1-OUT4  | I <sub>full</sub> | Full code                         | 190   | 200 | 210   | mA   |
| Output Current, OUT5, OUT6 |                   | Full code<br>OP-AF (bi-direction) | 123.5 | 130 | 136.5 | mA   |

#### **NON-VOLATILE MEMORY CHARACTERISTICS**

| Parameter             | Symbol            | Conditions                | Value              | Unit |
|-----------------------|-------------------|---------------------------|--------------------|------|
| Operating Temperature | T <sub>opr1</sub> | Read for FLASH            | -30 to 85          | °C   |
|                       | T <sub>opr2</sub> | Program & Erase for FLASH | -10 to 65 (Note 2) | °C   |

2. All drivers must be in the standby state.

| Item           | Symbol          | Conditions Min Typ Max Unit Applicable C | ircuit |
|----------------|-----------------|------------------------------------------|--------|
| Endurance      | EN              | - 1000 Cycles Flash Mem                  | ıory   |
| Data Retention | RT              | 10 - Years                               |        |
| Write Time     | t <sub>WT</sub> | 3 ms                                     |        |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### **AC CHARACTERISTICS**

#### **Power Supply Timing**



Figure 3. V<sub>DD</sub> Supply Timing

Table 1.

| Item           | Symbol           | Min | Тур | Max | Unit |
|----------------|------------------|-----|-----|-----|------|
| Rise Time      | t <sub>R</sub>   | -   | -   | 3   | ms   |
| Wait Time      | t <sub>W</sub>   | 100 | -   | -   | ms   |
| Bottom Voltage | V <sub>bot</sub> | -   |     | 0.2 | O, A |

Injection order between AVDD30, VM1,2 and IOVDD is below.



Figure 4. Injection Order between AVDD30, VM1,2 and IOVDD

Table 2.

| ltem P                  | Symbol            | Min | Тур | Max | Unit |
|-------------------------|-------------------|-----|-----|-----|------|
| IOVDD On to AVDD30 ON   | t <sub>IOAV</sub> | 0   | _   | -   | ms   |
| AVDD30 ON to VM1,2 ON   | t <sub>AVVM</sub> | 0   | -   | -   | ms   |
| VM1,2 OFF to AVDD30 OFF | t <sub>VMAV</sub> | 0   | -   | -   | ms   |
| AVDD30 OFF to IOVDD OFF | t <sub>AVIO</sub> | 0   | -   | *   | ms   |

<sup>\*</sup>Please make IOPRSTB (D0\_0064h, bit0) = 0 before turning OFF AVDD when AVDD is turned off with keeping IOVDD on. NOTES:

- $-VM1, VM2 \le AVDD30 + 0.5 V$
- Power ON/OFF of VM1 and VM2, is possible individually.

SDA, SCL, SSB, SCLK, MOSI, MISO, EIRQ1 and EIRQ2 tolerate 3 V input at the time of power off.

The data in the Flash memory may be rewritten unintentionally if you do not keep specifications.

And it is forbidden to power off during Flash memory access. The data in the Flash memory may be rewritten unintentionally.

OIS driver is recommended to set standby before VM1 power off.

AF driver is recommended to set standby before VM2 power off.

#### 2-wire Serial Interface Timing

The 2-wire serial interface timing definition and electric characteristics are shown below. The communication protocol is compatible with I<sup>2</sup>C. This circuit has clock stretch function.

Static Address: 7'b0100100



Figure 5. 2-wire Serial Interface Timing

Table 3.

|                                              |                     | Standard-mode |        | Fast-mode  |      | Fast-mode Plus |      |       |
|----------------------------------------------|---------------------|---------------|--------|------------|------|----------------|------|-------|
| Item                                         | Symbol              | Min           | Max    | Min        | Max  | Min            | Max  | Units |
| SCL Clock Frequency                          | f <sub>SCL</sub>    | -             | 100    |            | 400  | 1/4/O          | 1000 | kHz   |
| START Condition Hold Time                    | t <sub>HD;STA</sub> | 4.0           | -      | 0,6        | 200  | 0.26           | -    | μs    |
| SCL Clock Low Period                         | t <sub>LOW</sub>    | 4.7           |        | 1.3        | 10/K | 0.5            | -    | μs    |
| SCL Clock High Period                        | t <sub>HIGH</sub>   | 4.0           | MILL   | 0.6        | 71/- | 0.26           | -    | μS    |
| Setup Time for Repetition<br>START Condition | t <sub>SU;STA</sub> | 4.7           | 7/4 PC | 0.6        | _    | 0.26           | -    | μs    |
| Data Hold Time                               | thd;dat             | 0 (Note 3)    | 3.45   | 0 (Note 3) | 0.9  | 0 (Note 3)     | 0.45 | μs    |
| Data Setup Time                              | t <sub>SU;DAT</sub> | 250           | 7-17   | 100        | -    | 50             | -    | ns    |
| SDA, SCL Rising Time                         |                     | SYN           | 1000   | -          | 300  | -              | 120  | ns    |
| SDA, SCL Falling Time                        | t <sub>i</sub>      | CE            | 300    | -          | 300  | -              | 120  | ns    |
| STOP Condition Setup Time                    | t <sub>SU;STO</sub> | 4.0           | -      | 0.6        | -    | 0.26           | -    | μS    |
| Bus Free Time between STOP and START         | t <sub>BÚF</sub>    | 4.7           | -      | 1.3        | -    | 0.5            | -    | μs    |

<sup>3.</sup> Although the I<sup>2</sup>C specification defines a condition that 300 ns of hold time is required internally, this LSI is designed for a condition with typ. 40 ns of hold time. If SDA (MOSI) signal is unstable around falling point of SCL (SCLK) signal, please implement an appropriate treatment on board, such as inserting a resister.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales