# Low Noise, Audio Dual Operational Amplifier LM833, NCV833 The LM833 is a standard low-cost monolithic dual general-purpose operational amplifier employing Bipolar technology with innovative high-performance concepts for audio systems applications. With high frequency PNP transistors, the LM833 offers low voltage noise (4.5 nV/ $\overline{\text{Hz}}$ ), 15 MHz gain bandwidth product, 7.0 V/ $\mu$ s slew rate, 0.3 mV input offset voltage with 2.0 $\mu$ V/°C temperature coefficient of input offset voltage. The LM833 output stage exhibits no dead-band crossover distortion, large output voltage swing, excellent phase and gain margins, low open loop high frequency output impedance and symmetrical source/sink AC frequency response. For an improved performance dual/quad version, see the MC33079 family. #### **Features** • Low Voltage Noise: 4.5 nV/√Hz • High Gain Bandwidth Product: 15 MHz • High Slew Rate: 7.0 V/µs Low Input Offset Voltage: 0.3 mV • Low T.C. of Input Offset Voltage: 2.0 μV/°C • Low Distortion: 0.002% • Excellent Frequency Stability • Dual Supply Operation NCV Prefix for Automotive and Other Applications Requiring Site and Change Controls • These Devices are Pb-Free and are RoHS Compliant #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |----------------------------------------------------------------|------------------|----------------|------| | Supply Voltage (V <sub>CC</sub> to V <sub>EE</sub> ) | Vs | +36 | V | | Input Differential Voltage Range (Note 1) | $V_{IDR}$ | 30 | V | | Input Voltage Range (Note 1) | V <sub>IR</sub> | ±15 | V | | Output Short Circuit Duration (Note 2) | t <sub>SC</sub> | Indefinite | | | Operating Ambient Temperature Range | T <sub>A</sub> | -40 to +85 | °C | | Operating Junction Temperature | TJ | +150 | °C | | Storage Temperature | T <sub>stg</sub> | –60 to<br>+150 | °C | | ESD Protection at any Pin - Human Body Model - Machine Model | V <sub>esd</sub> | 600<br>200 | V | | Maximum Power Dissipation (Notes 2 and 3) | P <sub>D</sub> | 500 | mW | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Either or both input voltages must not exceed the magnitude of $V_{CC}$ or $V_{EE}$ . - Power dissipation must be considered to ensure maximum junction temperature (T<sub>J</sub>) is not exceeded (see power dissipation performance characteristic). 1 3. Maximum value at $T_A \le 85$ °C. ## MARKING DIAGRAMS PDIP-8 N SUFFIX CASE 626 LM833N = Device Code A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package SOIC-8 D SUFFIX CASE 751 LM833 = Device Code A = Assembly Location L = Wafer Lot Y = Year W = Work Week = Pb-Free Package #### PIN CONNECTIONS #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 6 of this data sheet. NOTE: Some of the devices on this data sheet have been **DISCONTINUED**. Please refer to the table on page 6. **ELECTRICAL CHARACTERISTICS** ( $V_{CC}$ = +15 V, $V_{EE}$ = -15 V, $T_{A}$ = 25 °C, unless otherwise noted.) | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------|--------------------------------|----------------------|-------| | Input Offset Voltage (R <sub>S</sub> = 10 $\Omega$ , V <sub>O</sub> = 0 V) | V <sub>IO</sub> | - | 0.3 | 5.0 | mV | | Average Temperature Coefficient of Input Offset Voltage $R_S = 10 \ \Omega, \ V_O = 0 \ V, \ T_A = T_{low} \ to \ T_{high}$ | $\Delta V_{IO}/\Delta T$ | - | 2.0 | - | μV/°C | | Input Offset Current (V <sub>CM</sub> = 0 V, V <sub>O</sub> = 0 V) | I <sub>IO</sub> | - | 10 | 200 | nA | | Input Bias Current (V <sub>CM</sub> = 0 V, V <sub>O</sub> = 0 V) | I <sub>IB</sub> | - | 300 | 1000 | nA | | Common Mode Input Voltage Range | V <sub>ICR</sub> | -<br>-12 | +14<br>-14 | +12<br>- | V | | Large Signal Voltage Gain ( $R_L = 2.0 \text{ k}\Omega, V_O = \pm 10 \text{ V}$ ) | | 90 | 110 | - | dB | | Output Voltage Swing: $ \begin{array}{l} R_L = 2.0 \text{ k}\Omega, V_{ID} = 1.0 \text{ V} \\ R_L = 2.0 \text{ k}\Omega, V_{ID} = 1.0 \text{ V} \\ R_L = 10 \text{ k}\Omega, V_{ID} = 1.0 \text{ V} \\ R_L = 10 \text{ k}\Omega, V_{ID} = 1.0 \text{ V} \\ \end{array} $ | V <sub>O+</sub><br>V <sub>O-</sub><br>V <sub>O+</sub><br>V <sub>O-</sub> | 10<br>-<br>12<br>- | 13.7<br>-14.1<br>13.9<br>-14.7 | -<br>-10<br>-<br>-12 | V | | Common Mode Rejection (V <sub>in</sub> = ±12 V) | CMR | 80 | 100 | - | dB | | Power Supply Rejection (V <sub>S</sub> = 15 V to 5.0 V, -15 V to -5.0 V) | PSR | 80 | 115 | - | dB | | Power Supply Current (V <sub>O</sub> = 0 V, Both Amplifiers) | I <sub>D</sub> | - | 4.0 | 8.0 | mA | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. # AC ELECTRICAL CHARACTERISTICS ( $V_{CC}$ = +15 V, $V_{EE}$ = -15 V, $T_A$ = 25 °C, unless otherwise noted.) | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------|----------------|-----|-------|-----|--------| | Slew Rate ( $V_{in}$ = -10 V to +10 V, $R_L$ = 2.0 k $\Omega$ , $A_V$ = +1.0) | S <sub>R</sub> | 5.0 | 7.0 | - | V/μs | | Gain Bandwidth Product (f = 100 kHz) | GBW | 10 | 15 | - | MHz | | Unity Gain Frequency (Open Loop) | | - | 9.0 | = | MHz | | Unity Gain Phase Margin (Open Loop) | $\theta_{m}$ | - | 60 | = | ٥ | | Equivalent Input Noise Voltage ( $R_S = 100 \Omega$ , f = 1.0 kHz) | e <sub>n</sub> | - | 4.5 | - | nV/√Hz | | Equivalent Input Noise Current (f = 1.0 kHz) | i <sub>n</sub> | _ | 0.5 | - | pA/√Hz | | Power Bandwidth ( $V_0 = 27 V_{pp}$ , $R_L = 2.0 k\Omega$ , THD $\leq 1.0\%$ ) | | - | 120 | - | kHz | | Distortion (R <sub>L</sub> = 2.0 k $\Omega$ , f = 20 Hz to 20 kHz, V <sub>O</sub> = 3.0 V <sub>rms</sub> , A <sub>V</sub> = +1.0) | THD | - | 0.002 | - | % | | Channel Separation (f = 20 Hz to 20 kHz) | C <sub>S</sub> | - | -120 | - | dB | Figure 1. Maximum Power Dissipation versus Temperature Figure 2. Input Bias Current versus Temperature Figure 3. Input Bias Current versus Supply Voltage Figure 4. Supply Current versus Supply Voltage Figure 5. DC Voltage Gain versus Temperature Figure 6. DC Voltage Gain versus Supply Voltage Figure 7. Open Loop Voltage Gain and Phase versus Frequency Figure 8. Gain Bandwidth Product versus Temperature Figure 9. Gain Bandwidth Product versus Supply Voltage Figure 10. Slew Rate versus Temperature Figure 11. Slew Rate versus Supply Voltage Figure 12. Output Voltage versus Frequency Figure 13. Maximum Output Voltage versus Supply Voltage Figure 14. Output Saturation Voltage versus Temperature Figure 15. Power Supply Rejection versus Frequency Figure 16. Common Mode Rejection versus Frequency Figure 17. Total Harmonic Distortion versus Frequency Figure 18. Input Referred Noise Voltage versus Frequency Figure 19. Input Referred Noise Current versus Frequency Figure 20. Input Referred Noise Voltage versus Source Resistance Figure 21. Inverting Amplifier Figure 22. Noninverting Amplifier Slew Rate Figure 23. Noninverting Amplifier Overshoot #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|---------------------|-----------------------| | LM833DR2G | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | | NCV833DR2G* | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | # **DISCONTINUED** (Note 4) | LM833NG | PDIP-8<br>(Pb-Free) | 50 Units / Rail | |---------|---------------------|-----------------| | LM833DG | SOIC-8<br>(Pb-Free) | 98 Units / Rail | <sup>†</sup> For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup> NCV prefix indicates qualified for automotive use. <sup>4.</sup> **DISCONTINUED:** These devices are not available. Please contact your **onsemi** representative for information. The most current information on these devices may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>. # **REVISION HISTORY** | Revision | Description of Changes | Date | |----------|----------------------------------------------------------------------------------------------------|------------| | 8 | Rebranded the Data Sheet to <b>onsemi</b> format.<br>LM833NG, LM833DG OPNs Marked as Discontinued. | 07/08/2025 | This document has undergone updates prior to the inclusion of this revision history table. The changes tracked here only reflect updates made on the noted approval dates. PDIP-8 CASE 626-05 **ISSUE P** **DATE 22 APR 2015** NOTE 5 STYLE 1: PIN 1. AC IN 2. DC + IN 3. DC - IN 4. AC IN 5. GROUND 6. OUTPUT 7. AUXILIARY 8. V<sub>CC</sub> #### NOTES - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - CONTROLLING DIMENSION: INCHES. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACK- - AGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH. - DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C. - 6. DIMENSION eB IS MEASURED AT THE LEAD TIPS WITH THE - DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY. - 8. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE CORNERS). | | INCHES | | MILLIM | ETERS | |-----|-----------|-------|--------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 0.210 | | 5.33 | | A1 | 0.015 | | 0.38 | | | A2 | 0.115 | 0.195 | 2.92 | 4.95 | | b | 0.014 | 0.022 | 0.35 | 0.56 | | b2 | 0.060 TYP | | 1.52 | TYP | | С | 0.008 | 0.014 | 0.20 | 0.36 | | D | 0.355 | 0.400 | 9.02 | 10.16 | | D1 | 0.005 | | 0.13 | | | Е | 0.300 | 0.325 | 7.62 | 8.26 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | | е | 0.100 | BSC | 2.54 | BSC | | eВ | | 0.430 | | 10.92 | | L | 0.115 | 0.150 | 2.92 | 3.81 | | M | | 10° | | 10° | # **GENERIC MARKING DIAGRAM\*** XXXX = Specific Device Code = Assembly Location WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASB42420B | Electronic versions are uncontrolled except when accessed directly from the Document Reportant versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | PDIP-8 | | PAGE 1 OF 1 | | | onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. #### SOIC-8 NB CASE 751-07 **ISSUE AK** **DATE 16 FEB 2011** XS - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. - 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIMETERS | | INC | HES | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.053 | 0.069 | | D | 0.33 | 0.51 | 0.013 | 0.020 | | G | 1.27 BSC | | 0.050 BSC | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | J | 0.19 | 0.25 | 0.007 | 0.010 | | K | 0.40 | 1.27 | 0.016 | 0.050 | | M | 0 ° | 8 ° | 0 ° | 8 ° | | N | 0.25 | 0.50 | 0.010 | 0.020 | | S | 5.80 | 6.20 | 0.228 | 0.244 | # **SOLDERING FOOTPRINT\*** 0.25 (0.010) M Z Y S <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week W = Pb-Free Package XXXXXX XXXXXX AYWW AYWW H $\mathbb{H}$ Discrete **Discrete** (Pb-Free) XXXXXX = Specific Device Code = Assembly Location Α ww = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. #### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | SOIC-8 NB | | PAGE 1 OF 2 | | | onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. # SOIC-8 NB CASE 751-07 ISSUE AK # **DATE 16 FEB 2011** | STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1 | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE | 7. BASE, #1 8. EMITTER, #1 STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd | STYLE 8:<br>PIN 1. COLLECTOR, DIE #1<br>2. BASE, #1<br>3. BASE, #2 | | STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1 | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 | | STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | 5. RXE 6. VEE 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6 | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE | | STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V MON 6. VBULK 7. VBULK 8. VIN | | STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1 | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1 | | | | DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when accessed directly from the Document Heposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--| | DESCRIPTION: | SOIC-8 NB | | PAGE 2 OF 2 | | | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales