# 5 V ECL 1:4 Clock Distribution Chip # MC10EL15, MC100EL15 ## Description The MC10EL/100EL15 is a low skew 1:4 clock distribution chip designed explicitly for low skew clock distribution applications. The $V_{BB}$ pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ should be left open. The EL15 features a multiplexed clock input to allow for the distribution of a lower speed scan or test clock along with the high speed system clock. When LOW (or left open and pulled LOW by the input pulldown resistor) the SEL pin will select the differential clock input. The common enable $(\overline{EN})$ is synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. This avoids any chance of generating a runt clock pulse when the device is enabled/disabled as can happen with an asynchronous control. The internal flip flop is clocked on the falling edge of the input clock, therefore all associated specification limits are referenced to the negative edge of the clock input. The 100 series contains temperature compensation. ### **Features** - 50 ps Output-to-Output Skew - Synchronous Enable/Disable - Multiplexed Clock Input - PECL Mode Operating Range: - $V_{CC} = 4.2 \text{ V to } 5.7 \text{ V with } V_{EE} = 0 \text{ V}$ - NECL Mode Operating Range: - $V_{CC} = 0 \text{ V}$ with $V_{EE} = -4.2 \text{ V}$ to -5.7 V - Internal Input Pulldown Resistors on CLKs, SCLK, SEL, and EN - These Devices are Pb-Free, Halogen Free and are RoHS Compliant SOIC-16 D SUFFIX CASE 751B-05 #### **MARKING DIAGRAMS\*** = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package # ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |---------------|----------------------|-----------------------| | MC100EL15DG | SOIC-16<br>(Pb-Free) | 48 Units/Tube | | MC100EL15DR2G | SOIC-16<br>(Pb-Free) | 2500 /<br>Tape & Reel | #### **DISCONTINUED** (Note 1) | MC10EL15DR2G | SOIC-16 | 2500 / | |--------------|-----------|-------------| | | (Pb-Free) | Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. DISCONTINUED: This device is not recommended for new design. Please contact your onsemi representative for information. The most current information on this device may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>. <sup>\*</sup>For additional marking information, refer to Application Note <a href="mailto:AND8002/D">AND8002/D</a>. Figure 1. Logic Diagram and Pinout Assignment **Table 1. PIN DESCRIPTION** | PIN | FUNCTION | |-------------------------------|--------------------------| | CLK, CLK | ECL Diff Clock Inputs | | SCLK | ECL Scan Clock Input | | EN | ECL Sync Enable | | SEL | ECL Clock Select Input | | $Q_{0-3}, \overline{Q_{0-3}}$ | ECL Diff Clock Outputs | | $V_{BB}$ | Reference Voltage Output | | V <sub>CC</sub> | Positive Supply | | V <sub>EE</sub> | Negative Supply | **Table 2. FUNCTION TABLE** | CLK* | SCLK* | SEL* | EN* | Q | |------|-------|------|-----|------| | L | Х | L | L | L | | Н | Χ | L | L | Н | | Х | L | Н | L | L | | Х | Н | Н | L | Н | | Х | Х | Х | Н | L(1) | **Table 3. ATTRIBUTES** | Characteristics | Value | |--------------------------------------------------------------------|---------------------------| | Internal Input Pulldown Resistor | 75 kΩ | | Internal Input Pullup Resistor | N/A | | ESD Protection Human Body Model Machine Model Charged Device Model | > 1 kV<br>> 100 V<br>2 kV | | Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1) | Level 1 | | Flammability Rating Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | Transistor Count | 103 | | Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | · | <sup>1.</sup> For additional information, see Application Note AND8003/D. <sup>\*</sup>Pins will default low when left open. 1. On next negative transition of CLK or SCLK **Table 4. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|----------------------------------------------------|------------------------------------------------|------------------------------------|-------------|------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 8 | V | | V <sub>EE</sub> | NECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -8 | V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA | | VI | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $V_I \le V_{CC} \\ V_I \ge V_{EE}$ | 6<br>-6 | V | | $I_{BB}$ | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | SOIC-16 | 130<br>75 | °C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | Standard Board | SOIC-16 | 33 to 36 | °C/W | | T <sub>sol</sub> | Wave Solder (Pb-Free) | <2 to 3 sec @ 260°C | | 265 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. Table 5. 10EL SERIES PECL DC CHARACTERISTICS ( $V_{CC} = 5.0 \text{ V}$ ; $V_{EE} = 0.0 \text{ V}$ (Note 1)) | | −40°C 25°C | | | | | 85°C | | | | | | |--------------------|-----------------------------------------------------------------|------|------|------|------|------|------|------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 25 | 35 | | 25 | 35 | | 25 | 35 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 2) | 3920 | 4010 | 4110 | 4020 | 4105 | 4190 | 4090 | 4185 | 4280 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 2) | 3050 | 3200 | 3350 | 3050 | 3210 | 3370 | 3050 | 3227 | 3405 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 3770 | | 4110 | 3870 | | 4190 | 3940 | | 4280 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 3050 | | 3500 | 3050 | | 3520 | 3050 | | 3555 | mV | | $V_{BB}$ | Output Voltage Reference | 3.57 | | 3.7 | 3.65 | | 3.75 | 3.69 | | 3.81 | V | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3) | 2.5 | | 4.6 | 2.5 | | 4.6 | 2.5 | | 4.6 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.3 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.06 V / -0.5 V. Outputs are terminated through a 50 Ω resistor to V<sub>CC</sub> 2.0 V. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V. Table 6. 10EL SERIES NECL DC CHARACTERISTICS ( $V_{CC} = 0 \text{ V}$ ; $V_{EE} = -5.0 \text{ V}$ (Note 1)) | | | | -40°C | | 25°C | | | 85°C | | | | |--------------------|-----------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 25 | 35 | | 25 | 35 | | 25 | 35 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 2) | -1080 | -990 | -890 | -980 | -895 | -810 | -910 | -815 | -720 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 2) | -1950 | -1800 | -1650 | -1950 | -1790 | -1630 | -1950 | -1773 | -1595 | mV | | $V_{IH}$ | Input HIGH Voltage (Single-Ended) | -1230 | | -890 | -1130 | | -810 | -1060 | | -720 | mV | | $V_{IL}$ | Input LOW Voltage (Single-Ended) | -1950 | | -1500 | -1950 | | -1480 | -1950 | | -1445 | mV | | $V_{BB}$ | Output Voltage Reference | -1.43 | | -1.30 | -1.35 | | -1.25 | -1.31 | | -1.19 | V | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3) | -2.5 | | -0.4 | -2.5 | | -0.4 | -2.5 | | -0.4 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.3 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 1. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.06 V / -0.5 V. - 2. Outputs are terminated through a 50 $\Omega$ resistor to $\overline{V}_{CC}$ 2.0 V. - V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V. Table 7. 100EL SERIES PECL DC CHARACTERISTICS ( $V_{CC} = 5.0 \text{ V}$ ; $V_{EE} = 0.0 \text{ V}$ (Note 1)) | | | | -40°C | | 25°C | | 85°C | | | | | |--------------------|-----------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 25 | 35 | | 25 | 35 | | 25 | 38 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 2) | 3915 | 3995 | 4120 | 3975 | 4045 | 4120 | 3975 | 4050 | 4120 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 2) | 3170 | 3305 | 3445 | 3190 | 3295 | 3380 | 3190 | 3295 | 3380 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 3835 | | 4120 | 3835 | | 4120 | 3835 | | 4120 | mV | | $V_{IL}$ | Input LOW Voltage (Single-Ended) | 3190 | | 3525 | 3190 | | 3525 | 3190 | | 3525 | mV | | V <sub>BB</sub> | Output Voltage Reference | 3.62 | | 3.74 | 3.62 | | 3.74 | 3.62 | | 3.74 | V | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3) | 2.5 | | 4.6 | 2.5 | | 4.6 | 2.5 | | 4.6 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.5 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 1. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.8 V / -0.5 V. 2. Outputs are terminated through a 50 $\Omega$ resistor to $V_{CC}$ 2.0 V. - 3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V. Table 8. 100EL SERIES NECL DC CHARACTERISTICS ( $V_{CC} = 0 \text{ V}$ ; $V_{EE} = -5.0 \text{ V}$ (Note 1)) | | | | -40°C | | 25°C | | | 85°C | | | | |--------------------|-----------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 25 | 35 | | 25 | 35 | | 25 | 38 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 2) | -1085 | -1005 | -880 | -1025 | -955 | -880 | -1025 | -955 | -880 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 2) | -1830 | -1695 | -1555 | -1810 | -1705 | -1620 | -1810 | -1705 | -1620 | mV | | $V_{IH}$ | Input HIGH Voltage (Single-Ended) | -1165 | | -880 | -1165 | | -880 | -1165 | | -880 | mV | | $V_{IL}$ | Input LOW Voltage (Single-Ended) | -1810 | | -1475 | -1810 | | -1475 | -1810 | | -1475 | mV | | $V_{BB}$ | Output Voltage Reference | -1.38 | | -1.26 | -1.38 | | -1.26 | -1.38 | | -1.26 | V | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3) | -2.5 | | -0.4 | -2.5 | | -0.4 | -2.5 | | -0.4 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.5 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 1. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.8 V / -0.5 V. - Outputs are terminated through a 50 \( \Omega\) resistor to \( \V\_{CC}\) 2.0 \( \V.\) V<sub>IHCMR</sub> min varies 1:1 with \( \V\_{EE}\), \( \V\_{IHCMR}\) max varies 1:1 with \( \V\_{CC}\). The \( \V\_{IHCMR}\) range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between \( \V\_{PP}\) min and 1 \( \V.\). Table 9. AC CHARACTERISTICS ( $V_{CC} = 5.0 \text{ V}$ ; $V_{EE} = 0.0 \text{ V}$ or $V_{CC} = 0 \text{ V}$ ; $V_{EE} = -5.0 \text{ V}$ (Note 1)) | | | | -40°C | | 25°C | | | 85°C | | | | |--------------------------------------|-----------------------------------------------------------|-------------------|-------|-------------------|-------------------|------|-------------------|-------------------|-----|-------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>MAX</sub> | Maximum Toggle Frequency | | | | | 1.25 | | | | | GHz | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay CLK to Q (Diff) CLK to Q (SE) SCLK to Q | 460<br>410<br>410 | | 660<br>710<br>710 | 470<br>420<br>420 | | 670<br>720<br>720 | 500<br>450<br>470 | | 700<br>750<br>750 | ps | | t <sub>SKEW</sub> | Part-to-Part Skew<br>Within-Device Skew (Note 2) | | | 200<br>50 | | | 200<br>50 | | | 200<br>50 | ps | | t <sub>JITTER</sub> | Random Clock Jitter (RMS) | | | | | 2.6 | | | | | ps | | t <sub>S</sub> | Setup Time EN | 150 | | | 150 | | | 150 | | | ps | | t <sub>H</sub> | Hold Time EN | 400 | | | 400 | | | 400 | | | ps | | V <sub>PP</sub> | Input Swing (Note 3) | 150 | | 1000 | 150 | | 1000 | 150 | | 1000 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times Q<br>(20% – 80%) | 325 | | 575 | 325 | | 575 | 325 | | 575 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 1. 10 Series: $V_{EE}$ can vary +0.06 V / -0.5 V. 100 Series: VEE can vary +0.8 V / -0.5 V. - 2. Skews are specified for identical LOW-to-HIGH or HIGH-to-LOW transitions. - 3. V<sub>PP</sub>(min) is minimum input swing for which AC parameters guaranteed. The device has a DC gain of ≈ 40. Figure 2. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices.) # **Resource Reference of Application Notes** AN1405/D - ECL Clock Distribution Techniques AN1406/D - Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPICE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AND8001/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices # SOIC-16 9.90x3.90x1.37 1.27P CASE 751B ISSUE M **DATE 18 OCT 2024** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018. - 2. DIMENSION IN MILLIMETERS. ANGLE IN DEGREES. - 3. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.15mm PER SIDE. - 5. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127mm TOTAL IN EXCESS OF THE 6 DIMENSION AT MAXIMUM MATERIAL CONDITION. | MILLIMETERS | | | | | | | | | | |-------------|----------|----------|----------|--|--|--|--|--|--| | DIM | MIN | NOM | MAX | | | | | | | | А | 1.35 | 1.55 | 1.75 | | | | | | | | A1 | 0.10 | 0.18 | 0.25 | | | | | | | | A2 | 1.25 | 1.37 | 1.50 | | | | | | | | b | 0.35 | 0.42 | 0.49 | | | | | | | | С | 0.19 | 0.22 | 0.25 | | | | | | | | D | | 9.90 BSC | | | | | | | | | E | | 6.00 BSC | | | | | | | | | E1 | 3.90 BSC | | | | | | | | | | е | 1.27 BSC | | | | | | | | | | h | 0.25 | | 0.50 | | | | | | | | L | 0.40 | 0.83 | 1.25 | | | | | | | | L1 | | 1.05 REF | | | | | | | | | Θ | 0. | | 7* | | | | | | | | TOLERAN | CE OF FC | RM AND | POSITION | | | | | | | | aaa | | 0.10 | | | | | | | | | bbb | 0.20 | | | | | | | | | | ccc | 0.10 | | | | | | | | | | ddd | 0.25 | | | | | | | | | | eee | | 0.10 | | | | | | | | #### RECOMMENDED MOUNTING FOOTPRINT \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE onsemi SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | SOIC-16 9.90X3.90X1.37 1.27P | | PAGE 1 OF 2 | | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. # **SOIC-16 9.90x3.90x1.37 1.27P** CASE 751B ISSUE M **DATE 18 OCT 2024** # GENERIC MARKING DIAGRAM\* XXXXX = Specific Device Code A = Assembly Location WL = Wafer Lot Y = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | STYLE 1: | | STYLE 2: | | STYLE 3: | S | STYLE 4: | | |--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------| | PIN 1. | COLLECTOR | PIN 1. | CATHODE | PIN 1. | COLLECTOR, DYE #1 | PIN 1. | COLLECTOR, DYE #1 | | 2. | BASE | 2. | ANODE | 2. | BASE, #1 | 2. | COLLECTOR, #1 | | 3. | EMITTER | 3. | NO CONNECTION | 3. | EMITTER, #1 | 3. | COLLECTOR, #2 | | 4. | NO CONNECTION | 4. | CATHODE | 4. | COLLECTOR, #1 | 4. | COLLECTOR, #2 | | 5. | EMITTER | 5. | CATHODE | 5. | COLLECTOR, #2 | 5. | COLLECTOR, #3 | | 6. | BASE | 6. | NO CONNECTION | 6. | BASE, #2 | 6. | COLLECTOR, #3 | | 7. | COLLECTOR | 7. | ANODE | 7. | EMITTER, #2 | 7. | COLLECTOR, #4 | | 8. | COLLECTOR | 8. | CATHODE | 8. | COLLECTOR, #2 | 8. | COLLECTOR, #4 | | 9. | BASE | 9. | CATHODE | 9. | COLLECTOR, #3 | 9. | BASE, #4 | | 10. | EMITTER | 10. | ANODE | 10. | BASE, #3 | 10. | EMITTER, #4 | | 11. | NO CONNECTION | 11. | NO CONNECTION | 11. | | 11. | | | | EMITTER | 12. | CATHODE | 12. | | 12. | | | 13. | | 13. | | 13. | COLLECTOR, #4 | 13. | | | 14. | COLLECTOR | 14. | NO CONNECTION | 14. | BASE, #4 | 14. | | | | EMITTER | 15. | ANODE | 15. | EMITTER, #4 | 15. | | | 16. | COLLECTOR | 16. | CATHODE | 16. | COLLECTOR, #4 | 16. | EMITTER, #1 | | | | | | | | | | | | | | | | | | | | STYLE 5: | | STYLE 6: | | STYLE 7: | | | | | STYLE 5:<br>PIN 1. | DRAIN, DYE #1 | STYLE 6:<br>PIN 1. | | STYLE 7:<br>PIN 1. | SOURCE N-CH | | | | | DRAIN, DYE #1<br>DRAIN, #1 | | CATHODE | | SOURCE N-CH<br>COMMON DRAIN (OUTPUT) | ı | | | PIN 1. | , | PIN 1.<br>2.<br>3. | CATHODE<br>CATHODE | PIN 1. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2. | DRAIN, #1 | PIN 1.<br>2.<br>3. | CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH | | | | PIN 1.<br>2.<br>3. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT | | | | PIN 1.<br>2.<br>3.<br>4.<br>5. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT | | | | PIN 1.<br>2.<br>3.<br>4.<br>5. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4<br>DRAIN, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>SOURCE P-CH | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4<br>DRAIN, #4<br>GATE, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>SOURCE P-CH<br>SOURCE P-CH | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 SOURCE, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, GATE P-CH COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT, SOURCE P-CH COMMON DRAIN (OUTPUT, (OUTPUT | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GRAIE, #4 SOURCE, #4 GATE, #3 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT;<br>GATE P-CH<br>COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT;<br>SOURCE P-CH<br>SOURCE P-CH<br>COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT; | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GOTE, #3 SOURCE, #3 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, GATE P-CH COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT, DRA | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 SOURCE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 GATE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE N-CH | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 SOURCE, #2 SOURCE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; GATE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; SOURCE P-CH SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE CATE CATE CATE CATE CATE CATE CATE | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 GATE, #2 SOURCE, #2 GATE, #1 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. | COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, GATE P-CH COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, GATE N-CH COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, COMMON DRAIN COMMON DRAIN (OUTPUT, COMMON DRAIN COMMO | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 SOURCE, #2 SOURCE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; GATE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; SOURCE P-CH SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE CATE CATE CATE CATE CATE CATE CATE | | | | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | SOIC-16 9.90X3.90X1.37 1.27P | | PAGE 2 OF 2 | | | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales