# **Analog Multiplexers / Demultiplexers** # MC14067B The MC14067 multiplexer/demultiplexer is a digitally controlled analog switch featuring low ON resistance and very low leakage current. This device can be used in either digital or analog applications. The MC14067 is a 16-channel multiplexer/demultiplexer with an inhibit and four binary control inputs A, B, C, and D. These control inputs select 1-of-16 channels by turning ON the appropriate analog switch (see MC14067 truth table.) #### **Features** - Low OFF Leakage Current - Matched Channel Resistance - Low Quiescent Power Consumption - Low Crosstalk Between Channels - Wide Operating Voltage Range: 3 to 18 V - Low Noise - Pin for Pin Replacement for CD4067B - These Devices are Pb-Free and are RoHS Compliant - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable #### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>) | Symbol | Parameter | Value | Unit | |------------------------------------|--------------------------------------------------|--------------------------------|------| | $V_{DD}$ | DC Supply Voltage Range | - 0.5 to + 18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient) | – 0.5 to V <sub>DD</sub> + 0.5 | V | | l <sub>in</sub> | Input Current (DC or Transient), per Control Pin | ±10 | mA | | I <sub>sw</sub> | Switch Through Current | ±25 | mA | | P <sub>D</sub> | Power Dissipation, per Package (Note 1) | 500 | mW | | T <sub>A</sub> | Ambient Temperature Range | - 55 to + 125 | °C | | T <sub>stg</sub> | Storage Temperature Range | - 65 to + 150 | °C | | TL | Lead Temperature<br>(8–Second Soldering) | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. Temperature Derating: Plastic "P and D/DW" Packages: - 7.0 mW/°C From 65 °C To 125 °C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. SOIC-24 DW SUFFIX CASE 751E #### **MARKING DIAGRAM** 14067B AWLYYWWG = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. NOTE: Some of the devices on this data sheet have been **DISCONTINUED**. Please refer to the table on page 5. **TRUTH TABLE** | | Control Inputs | | | | | |---|----------------|---|---|-----|---------| | Α | В | С | D | Inh | Channel | | Х | Χ | Х | Х | 1 | None | | 0 | 0 | 0 | 0 | 0 | X0 | | 1 | 0 | 0 | 0 | 0 | X1 | | 0 | 1 | 0 | 0 | 0 | X2 | | 1 | 1 | 0 | 0 | 0 | Х3 | | 0 | 0 | 1 | 0 | 0 | X4 | | 1 | 0 | 1 | 0 | 0 | X5 | | 0 | 1 | 1 | 0 | 0 | X6 | | 1 | 1 | 1 | 0 | 0 | X7 | | 0 | 0 | 0 | 1 | 0 | X8 | | 1 | 0 | 0 | 1 | 0 | X9 | | 0 | 1 | 0 | 1 | 0 | X10 | | 1 | 1 | 0 | 1 | 0 | X11 | | 0 | 0 | 1 | 1 | 0 | X12 | | 1 | 0 | 1 | 1 | 0 | X13 | | 0 | 1 | 1 | 1 | 0 | X14 | | 1 | 1 | 1 | 1 | 0 | X15 | #### **PIN ASSIGNMENT** 16-Channel Analog Multiplexer/Demultiplexer 24 D V<sub>DD</sub> X7 🛚 2 23 X8 INHIBIT 15 X6 **□** 3 22 X9 11 В CONTROLS 21 X10 X5 🛚 14 С X4 **∏** 5 20 X11 13 D X0 9 X3 🛮 6 19 X12 Χ1 18 🛚 X13 X2 🛛 7 Χ2 X1 🛮 8 17 🛭 X14 ХЗ Χ4 16 X15 X0 [ COMMON X5 OUT/IN 15 NHIBIT A 🛮 10 X6 B [ 11 14 🛭 C Χ7 **SWITCHES** 2 -IN/OUT 23 X8 13 D V<sub>SS</sub> [] 12 22 Х9 $V_{DD} = PIN 24$ 21 X10 V<sub>SS</sub> = PIN 12 20 X11 **FUNCTIONAL DIAGRAM** X12 19 X13 18 17 X14 CONTROL 1-OF-16 DECODER X15 INPUTS 16 X0 -X1 -X2 -X3 -X4 -X5 -X6 -X7 -X8 -X9 -X10 Χ \_ X OUT/IN IN/OUT X11 X12 ### **ELECTRICAL CHARACTERISTICS** | | | | | – 55 °C | | | 25 °C | | 125 | 5 °C | | |--------------------------------------------------------------------------------------------|---------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|------------------|----------------------------------------------|------------------------|------------------|--------------------|------------------| | Characteristic | Symbol | V <sub>DD</sub> | Test Conditions | Min | Max | Min | Typ <sup>(2)</sup> | Max | Min | Max | Unit | | SUPPLY REQUIREMENTS (Voltages Referenced to V <sub>SS</sub> ) | | | | | | | | | | | | | Power Supply Voltage<br>Range | V <sub>DD</sub> | - | | 3.0 | 18 | 3.0 | - | 18 | 3.0 | 18 | V | | Quiescent Current Per<br>Package | I <sub>DD</sub> | 5.0<br>10<br>15 | $ \begin{aligned} & \text{Control Inputs: V}_{\text{in}} = \\ & \text{V}_{\text{SS}} \text{ or V}_{\text{DD}}, \\ & \text{Switch I/O: V}_{\text{SS}} \leq \text{V}_{\text{I/O}} \leq \\ & \text{V}_{\text{DD}}, \text{ and} \\ & \Delta \text{V}_{\text{switch}} \leq 500 \text{ mV} \end{aligned} $ | - | 5.0<br>10<br>20 | 1 1 1 | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | 1 1 1 | 150<br>300<br>600 | μΑ | | Total Supply Current<br>(Dynamic Plus<br>Quiescent,<br>Per Package | I <sub>D(AV)</sub> | 5.0<br>10<br>15 | T <sub>A</sub> = 25 °C only (The channel component, (V <sub>in</sub> – V <sub>out</sub> )/R <sub>on</sub> , is not included.) | | Typical | ( | (0.07 μA/kHz<br>(0.20 μA/kHz<br>(0.36 μA/kHz | () f + I <sub>DD</sub> | ) | | μΑ | | CONTROL INPUTS — INHI | | 1 | | ı | T | | | 1 | | 1 | | | Low-Level Input Voltage | $V_{IL}$ | 5.0<br>10<br>15 | R <sub>on</sub> = per spec,<br>I <sub>off</sub> = per spec | -<br>-<br>- | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | V | | High-Level Input Voltage | V <sub>IH</sub> | 5.0<br>10<br>15 | R <sub>on</sub> = per spec,<br>I <sub>off</sub> = per spec | 3.5<br>7.0<br>11 | -<br>-<br>- | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | -<br>-<br>- | 3.5<br>7.0<br>11 | | V | | Input Leakage Current | I <sub>in</sub> | 15 | $V_{in} = 0$ or $V_{DD}$ | - | ± 0.1 | - | ±0.00001 | ± 0.1 | _ | 1.0 | μΑ | | Input Capacitance | C <sub>in</sub> | _ | | - | - | - | 5.0 | 7.5 | _ | - | pF | | SWITCHES IN/OUT AND C | OMMONS | OUT/II | N — X, Y (Voltages Reference | ced to \ | / <sub>SS</sub> ) | | | | | | | | Recommended Peak-to-<br>Peak Voltage Into or<br>Out of the Switch | V <sub>I/O</sub> | - | Channel On or Off | 0 | V <sub>DD</sub> | 0 | - | V <sub>DD</sub> | 0 | V <sub>DD</sub> | V <sub>p-p</sub> | | Recommended Static or<br>Dynamic Voltage<br>Across the Switch <sup>(3)</sup><br>(Figure 1) | $\Delta V_{switch}$ | - | Channel On | 0 | 600 | 0 | - | 600 | 0 | 300 | mV | | Output Offset Voltage | V <sub>oo</sub> | _ | V <sub>in</sub> = 0 V, No Load | - | - | - | 10 | - | _ | - | μV | | ON Resistance | R <sub>on</sub> | 5.0<br>10<br>15 | $\begin{array}{l} \Delta V_{switch} \leq 500 \text{ mV }^{(3)}, \\ V_{in} = V_{IL} \text{ or } V_{IH} \\ \text{ (Control), and } V_{in} \\ \text{ 0 to } V_{DD} \text{ (Switch)} \end{array}$ | -<br>-<br>- | 800<br>400<br>220 | 1 1 1 | 250<br>120<br>80 | 1050<br>500<br>280 | 1 1 1 | 1300<br>550<br>320 | Ω | | ΔΟΝ Resistance Between Any Two Channels in the Same Package | $\Delta R_{on}$ | 5.0<br>10<br>15 | | -<br>-<br>- | 70<br>50<br>45 | 1 1 1 | 25<br>10<br>10 | 70<br>50<br>45 | 1 1 1 | 135<br>95<br>65 | Ω | | Off-Channel Leakage<br>Current (Figure 2) | I <sub>off</sub> | 15 | V <sub>in</sub> = V <sub>IL</sub> or V <sub>IH</sub> (Control) Channel to Channel or Any One Channel | - | ± 100 | - | ± 0.05 | ±100 | - | ±1000 | nA | | Capacitance, Switch I/O | C <sub>I/O</sub> | _ | Inhibit = V <sub>DD</sub> | - | _ | _ | 10 | - | - | - | pF | | Capacitance, Common O/I | C <sub>O/I</sub> | - | Inhibit = V <sub>DD</sub><br>(MC14067B)<br>(MC14097B) | -<br>- | -<br>- | 1 1 | 100<br>60 | _<br>_ | 1 1 | -<br>- | pF | | Capacitance, Feedthrough (Channel Off) | C <sub>I/O</sub> | | Pins Not Adjacent<br>Pins Adjacent | - | - | - | 0.47 | - | - | 1 | pF | Data labeled "Typ" is not to be used for design purposes, but is intended as an indication of the IC's potential performance. For voltage drops across the switch (ΔV<sub>switch</sub>) > 600 mV ( > 300 mV at high temperature), excessive V<sub>DD</sub> current may be drawn; i.e. the current out of the switch may contain both V<sub>DD</sub> and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded. (See first page of this data sheet.) # **ELECTRICAL CHARACTERISTICS** ( $C_L = 50 \text{ pF}, T_A = 25 ^{\circ}\text{C}$ ) | Characteristic | Symbol | V <sub>DD</sub> - V <sub>SS</sub><br>Vdc | Typ <sup>(4)</sup> | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------------------|--------------------|-------------------|------| | Propagation Delay Times | t <sub>PLH</sub> , t <sub>PHL</sub> | | | | ns | | Channel Input-to-Channel Output ( $R_L = 200 \text{ k}\Omega$ ) MC14067B | (Figure 3) | 5.0<br>10<br>15 | 35<br>15<br>12 | 90<br>40<br>30 | | | Propagation Delay Times | t <sub>PLH</sub> , t <sub>PHL</sub> | | | | ns | | Channel Input-to-Channel Output ( $R_L = 1.0 \text{ k}\Omega$ ) MC14067B | (Figure 3) | 5.0<br>10<br>15 | | 50<br>30<br>20 | | | Control Input-to-Channel Output | | | | | ns | | Channel Turn-On Time ( $R_L = 10 \text{ k}\Omega$ )<br>MC14067B | <b>.</b> | 5.0<br>10 | 240<br>115 | 600<br>290 | | | 0, 17, 007, (0, 00010) | t <sub>PZH</sub> , t <sub>PZL</sub> | 15 | 75 | 190 | | | Channel Turn-Off Time (R <sub>L</sub> = 300 k $\Omega$ ) MC14067B | (Figure 4) | 5.0<br>10<br>15 | 250<br>120<br>75 | 625<br>300<br>190 | ns | | Channel Turn-Off Time ( $R_L = 10 \text{ k}\Omega$ )<br>MC14067B | (Figure 4) | 10 | 70 | 100 | ns | | WC14007B | | 5.0<br>10<br>15 | | 625<br>450<br>350 | | | Any Pair of Address Inputs to Output | t <sub>PLH</sub> , t <sub>PHL</sub> | | | | ns | | MC14067B | | 5.0<br>10<br>15 | 280<br>115<br>85 | 700<br>290<br>215 | | | Second Harmonic Distortion $(R_L = 10 \text{ k}\Omega, \text{ f} = 1 \text{ kHz}, \text{ V}_{\text{in}} = 5 \text{ V}_{\text{p-p}})$ | - | 10 | 0.3 | - | % | | ON Channel Bandwidth | BW | | | | MHz | | [R <sub>L</sub> = 50 $\Omega$ , V <sub>in</sub> = 1/2 (V <sub>DD</sub> - V <sub>SS</sub> ) <sub>p-p</sub> (sine-wave)]<br>20 Log10 (V <sub>out</sub> /V <sub>in</sub> ) = -3 dB MC14067B | (Figure 5) | 10 | 15 | - | | | Off Channel Feedthrough Attenuation [R <sub>L</sub> = 50 $\Omega$ , V <sub>in</sub> = 1/2 (V <sub>DD</sub> -V <sub>SS</sub> ) <sub>p-p</sub> (sine-wave)] | | 10 | <b>- 40</b> | _ | dB | | f <sub>in</sub> = 20 MHz – MC14067B | (Figure 5) | 10 | 40 | | 40 | | Channel Separation $[R_L=1~k\Omega,~V_{in}=1/2~(V_{DD}-V_{SS})_{~p\text{-}p}~(sine\text{-wave})]$ $f_{in}=20~MHz$ | (Figure 6) | 10 | - 40 | _ | dB | | Crosstalk, Control Inputs-to-Common O/I $(R1 = 1 \text{ k}\Omega, R_L = 10 \text{ k}\Omega,$ | - | 10 | 30 | - | mV | | Control $t_r = t_f = 20 \text{ ns}$ , Inhibit = $V_{SS}$ ) | (Figure 7) | | | | | <sup>4.</sup> Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. #### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |-----------------|----------------------|--------------------------| | MC14067BDWG | SOIC-24<br>(Pb-Free) | 30 Units / Rail | | MC14067BDWR2G | SOIC-24 | 1000 Units / Tape & Reel | | NLV14067BDWR2G* | (Pb-Free) | | ### **DISCONTINUED** (Note 5) | NLV14067BDWG* | SOIC-24 | 30 Units / Rail | |---------------|-----------|-----------------| | | (Pb-Free) | | - For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>. - \* NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. - 5. **DISCONTINUED:** This device is not recommended for new design. Please contact your **onsemi** representative for information. The most current information on this device may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>. Figure 1. $\Delta V$ Across Switch Figure 2. Off Channel Leakage Figure 3. Propagation Delay Test Circuit and Waveforms V<sub>in</sub> to V<sub>out</sub> Figure 4. Turn-On and Delay Turn-Off Test Circuit and Waveforms A, B, and C inputs used to turn ON or OFF the switch under test. Figure 5. Bandwidth and Off-Channel Feedthrough Attenuation Figure 6. Channel Separation (Adjacent Channels Used for Setup) Figure 7. Crosstalk, Control to Common O/I Figure 8. Channel Resistance (R<sub>ON</sub>) Test Circuit Figure 9. Propagation Delay, Any Pair of Address Inputs to Output ## TYPICAL RESISTANCE CHARACTERISTICS Figure 10. $V_{DD} = 7.5 \text{ V}, V_{SS} = -7.5 \text{ V}$ Figure 11. $V_{DD} = 5.0 \text{ V}, V_{SS} = -5.0 \text{ V}$ Figure 12. $V_{DD}$ = 2.5 V, $V_{SS}$ = - 2.5 V Figure 13. Comparison at 25 $^{\circ}$ C, $V_{DD}$ = $-V_{SS}$ #### APPLICATIONS INFORMATION Figure A illustrates use of the Analog Multiplexer / Demultiplexer. The 0-to-5 V Digital Control signal is used to directly control a 5 $\rm V_{p-p}$ analog signal. The digital control logic levels are determined by $V_{DD}$ and $V_{SS}$ . The $V_{DD}$ voltage is the logic high voltage; the $V_{SS}$ voltage is logic low. For the example. $V_{DD} = +5 \text{ V} = \text{logic}$ high at the control inputs; $V_{SS} = GND = 0 \text{ V} = \text{logic}$ low. The maximum analog signal level is determined by $V_{DD}$ and $V_{SS}$ . The analog voltage must swing neither higher than $V_{DD}$ nor lower than $V_{SS}$ . The example shows a 5 $V_{p-p}$ signal which allows no margin at either peak. If voltage transients above $V_{DD}$ and/or below $V_{SS}$ are anticipated on the analog channels, external diodes $(D_x)$ are recommended as shown in Figure B. These diodes should be small signal types able to absorb the maximum anticipated current surges during clipping. The absolute maximum potential difference between $V_{DD}$ and $V_{SS}$ is 18.0 volts. Most parameters are specified up to 15 V which is the recommended maximum difference between $V_{DD}$ and $V_{SS}$ . Figure A. Application Example Figure B. External Germanium or Schottky Clipping Diodes # **REVISION HISTORY** | Revision | Description of Changes | Date | |----------|-----------------------------------------------------------------------------------------------|-----------| | 9 | Rebranded the Data Sheet to <b>onsemi</b> format.<br>NLV14067BDWG OPN Marked as Discontinued. | 8/26/2025 | This document has undergone updates prior to the inclusion of this revision history table. The changes tracked here only reflect updates made on the noted approval dates. SOIC-24 WB CASE 751E-04 ISSUE F **DATE 03 JUL 2012** #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME - Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSIONS b AND c APPLY TO THE FLAT SEC-TION OF THE LEAD AND ARE MEASURED BE-TWEEN 0.10 AND 0.25 FROM THE LEAD TIP. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD - FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS. SHALL NOT EXCEED 0.15 mm PER SIDE. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H. - A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. | | MILLIMETERS | | | | | |-----|-------------|-------|--|--|--| | DIM | MIN MAX | | | | | | Α | 2.35 | 2.65 | | | | | A1 | 0.13 | 0.29 | | | | | b | 0.35 | 0.49 | | | | | С | 0.23 | 0.32 | | | | | D | 15.25 | 15.54 | | | | | E | 10.30 BSC | | | | | | E1 | 7.40 | 7.60 | | | | | е | 1.27 | BSC | | | | | h | 0.25 | 0.75 | | | | | L | 0.41 0.90 | | | | | | М | 0° 8° | | | | | #### Α D В △ 0.25 C Ε **DETAIL A** 24X b PIN 1 $\oplus$ 0.25 M C A S B S INDICATOR **TOP VIEW** NOTE 3 #### **RECOMMENDED** SOLDERING FOOTPRINT\* **DIMENSIONS: MILLIMETERS** ## GENERIC **MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location Α WL = Wafer Lot = Year YY WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASB42344B | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED" | | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-24 WB | | PAGE 1 OF 1 | | onsemi and ONSEMi, are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales