# Hex Type D Flip-Flop MC14174B The MC14174B hex type D flip-flop is constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. Data on the D inputs which meets the setup time requirements is transferred to the Q outputs on the positive edge of the clock pulse. All six flip-flops share common clock and reset inputs. The reset is active low, and independent of the clock. ### **Features** - Static Operation - All Inputs and Outputs Buffered - Diode Protection on All Inputs - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load Over the Rated Temperature Range - Functional Equivalent to TTL 74174 - These Devices are Pb-Free and are RoHS Compliant - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable ### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>) | Parameter | Symbol | Value | Unit | |---------------------------------------------------|------------------------------------|----------------------------------|------| | DC Supply Voltage Range | $V_{DD}$ | -0.5 to +18.0 | V | | Input or Output Voltage Range (DC or Transient) | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>DD</sub><br>+ 0.5 | ٧ | | Input or Output Current (DC or Transient) per Pin | I <sub>in</sub> , I <sub>out</sub> | ±10 | mA | | Power Dissipation, per Package (Note 2) | P <sub>D</sub> | 500 | mW | | Ambient Temperature Range | T <sub>A</sub> | -55 to +125 | °C | | Storage Temperature Range | | -65 to +150 | °C | | Lead Temperature (8-Second Soldering) | | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. Temperature Derating: Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65 °C To 125 °C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. ### MARKING DIAGRAMS PDIP-16 P SUFFIX CASE 648 SOIC-16 D SUFFIX CASE 751B 16 ПППППППП 14174BG o AWLYWW A = Assembly Location ### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |---------------|----------------------|-----------------------| | MC14174BDR2G | SOIC-16<br>(Pb-Free) | 2500/Tape & Reel | | NLV14174BDR2G | SOIC-16<br>(Pb-Free) | 2500/Tape & Reel | ### **DISCONTINUED** (Note 1) | MC14174BCPG | PDIP-16 | 500 Units/Rail | |-------------|-----------|----------------| | | (Pb-Free) | | - † For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. - DISCONTINUED: This device is not recommended for new design. Please contact your onsemi representative for information. The most current information on this device may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>. Figure 2. Block Diagram # **TRUTH TABLE (Positive Logic)** | | Inputs | | Output | | |---------------|--------|-------|--------|--------------| | Clock | Data | Reset | Q | | | | 0 | 1 | 0 | | | | 1 | 1 | 1 | No | | $\overline{}$ | Х | 1 | Q | No<br>Change | | X | X | 0 | 0 | Change | X = Don't Care Figure 3. Timing Diagram Figure 4. Functional Block Diagram # **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | -55 | S °C | | 25 °C | | 125 | °C | | |--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-------------------------------------------------|----------------------|-----------------------------------|----------------------|------| | Characteristic | Sym-<br>bol | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 3) | Max | Min | Max | Unit | | Output Voltage "0" Level $V_{in} = V_{DD}$ or 0 | V <sub>OL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | Vdc | | "1" Level V <sub>in</sub> = 0 or V <sub>DD</sub> | V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | -<br>-<br>- | Vdc | | Input Voltage "0" Level $(V_O = 4.5 \text{ or } 0.5 \text{ Vdc})$ $(V_O = 9.0 \text{ or } 1.0 \text{ Vdc})$ $(V_O = 13.5 \text{ or } 1.5 \text{ Vdc})$ | V <sub>IL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | Vdc | | "1" Level $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$ $(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$ $(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$ | V <sub>IH</sub> | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | -<br>-<br>- | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | 1 1 | 3.5<br>7.0<br>11 | -<br>-<br>- | Vdc | | | ІОН | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8 | | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$ Sink $(V_{OL} = 0.5 \text{ Vdc})$ $(V_{OL} = 1.5 \text{ Vdc})$ | I <sub>OL</sub> | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | -<br>-<br>- | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | -<br>-<br>- | 0.36<br>0.9<br>2.4 | -<br>-<br>- | mAdc | | Input Current | l <sub>in</sub> | 15 | _ | ± 0.1 | _ | ±0.00001 | ± 0.1 | - | ± 1.0 | μAdc | | Input Capacitance, (V <sub>in</sub> = 0) | C <sub>in</sub> | - | _ | - | - | 5.0 | 7.5 | _ | - | pF | | Quiescent Current<br>(Per Package) | I <sub>DD</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 5.0<br>10<br>20 | -<br>-<br>- | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | -<br>-<br>- | 150<br>300<br>600 | μAdc | | Total Supply Current (Note 4, 5) (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching) | I <sub>T</sub> | 5.0<br>10<br>15 | | | $I_T = (2$ | 1.1 μΑ/kHz) f<br>2.3 μΑ/kHz) f<br>3.7 μΑ/kHz) f | + I <sub>DD</sub> | | | μAdc | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. The formulas given are for the typical characteristics only at 25 °C. To calculate total supply current at loads other than 50 pF: I<sub>T</sub>(C<sub>L</sub>) = I<sub>T</sub>(50 pF) + (C<sub>L</sub> – 50) Vfk where: I<sub>T</sub> is in μA (per package), C<sub>L</sub> in pF, V = (V<sub>DD</sub> – V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.003. # **SWITCHING CHARACTERISTICS** (Note 6) ( $C_L = 50 \text{ pF}, T_A = 25 ^{\circ}\text{C}$ ) | | | | | All Types | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------|------------------|-------------------|-------------------|------| | Characteristic | Symbol | V <sub>DD</sub><br>Vdc | Min | Typ<br>(Note 7) | Max | Unit | | Output Rise and Fall Time $t_{TLH}$ , $t_{THL}$ = (1.35 ns/pF) $C_L$ + 32 ns $t_{TLH}$ , $t_{THL}$ = (0.6 ns/pF) $C_L$ + 20 ns $t_{TLH}$ , $t_{THL}$ = (0.4 ns/pF) $C_L$ + 20 ns | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Time — Clock to Q $t_{PLH}$ , $t_{PHL}$ = (0.9 ns/pF) $C_L$ + 165 ns $t_{PLH}$ , $t_{PHL}$ = (0.36 ns/pF) $C_L$ + 64 ns $t_{PLH}$ , $t_{PHL}$ = (0.26 ns/pF) $C_L$ + 52 ns | t <sub>PLH</sub> , t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 210<br>85<br>65 | 400<br>160<br>120 | ns | | Propagation Delay Time — Reset to Q<br>$t_{PHL} = (0.9 \text{ ns/pF}) C_L + 205 \text{ ns}$<br>$t_{PHL} = (0.36 \text{ ns/pF}) C_L + 79 \text{ ns}$<br>$t_{PHL} = (0.26 \text{ ns/pF}) C_L + 62 \text{ ns}$ | t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 250<br>100<br>75 | 500<br>200<br>150 | ns | | Clock Pulse Width | twH | 5.0<br>10<br>15 | 150<br>90<br>70 | 75<br>45<br>35 | 1 1 1 | ns | | Reset Pulse Width | t <sub>WL</sub> | 5.0<br>10<br>15 | 200<br>100<br>80 | 100<br>50<br>40 | | ns | | Clock Pulse Frequency | f <sub>cl</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 7.0<br>12<br>15.5 | 2.0<br>5.0<br>6.5 | mHz | | Clock Pulse Rise and Fall Time | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | -<br>-<br>- | 15<br>5.0<br>4.0 | μs | | Data Setup Time | t <sub>su</sub> | 5.0<br>10<br>15 | 40<br>20<br>15 | 20<br>10<br>0 | -<br>-<br>- | ns | | Data Hold Time | t <sub>h</sub> | 5.0<br>10<br>15 | 80<br>40<br>30 | 40<br>20<br>15 | -<br>-<br>- | ns | | Reset Removal Time | t <sub>rem</sub> | 5.0<br>10<br>15 | 250<br>100<br>80 | 125<br>50<br>40 | _<br>_<br>_ | ns | <sup>6.</sup> The formulas given are for the typical characteristics only at 25°C. 7. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. # **REVISION HISTORY** | Revision | Description of Changes | Date | |----------|-------------------------------------------------------------------------------------------|-----------| | 9 | Rebranded the Data Sheet to <b>onsemi</b> format. MC14174BCPG OPN Marked as Discontinued. | 8/27/2025 | This document has undergone updates prior to the inclusion of this revision history table. The changes tracked here only reflect updates made on the noted approval dates. $| \oplus | 0.010 \, \text{M} | \, \text{C} | \, \text{A} \, \text{M} | \, \text{B} \, \text{M}$ PDIP-16 NOTE 6 **DATE 22 APR 2015** #### NOTES - DTES: DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: INCHES. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACKAGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH. DIMENSION E1 SMEASURED AT A POINT 0.015 BELOW DATUM. - DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR - TO DATUM C. DIMENSION eB IS MEASURED AT THE LEAD TIPS WITH THE - DIMENSION BY IS MEASURED AT THE LEAD TIFS WITH THE LEADS UNCONSTRAINED. DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE | | INCHES | | MILLIM | ETERS | |-----|-----------|-------|--------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 0.210 | | 5.33 | | A1 | 0.015 | | 0.38 | | | A2 | 0.115 | 0.195 | 2.92 | 4.95 | | b | 0.014 | 0.022 | 0.35 | 0.56 | | b2 | 0.060 TYP | | 1.52 | TYP | | С | 0.008 | 0.014 | 0.20 | 0.36 | | D | 0.735 | 0.775 | 18.67 | 19.69 | | D1 | 0.005 | | 0.13 | | | E | 0.300 | 0.325 | 7.62 | 8.26 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | | е | 0.100 | BSC | 2.54 | BSC | | eB | | 0.430 | | 10.92 | | L | 0.115 | 0.150 | 2.92 | 3.81 | | M | | 10° | | 10° | ### **GENERIC** MARKING DIAGRAM\* XXXXX = Specific Device Code = Assembly Location WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | STYLE 1 | 1: | STYLE 2 | <b>:</b> | |---------|---------|---------|--------------| | PIN 1. | CATHODE | PIN 1. | COMMON DRAIN | | 2. | CATHODE | 2. | COMMON DRAIN | | 3. | CATHODE | 3. | COMMON DRAIN | | 4. | CATHODE | 4. | COMMON DRAIN | | 5. | CATHODE | 5. | COMMON DRAIN | | 6. | CATHODE | 6. | COMMON DRAIN | | 7. | CATHODE | 7. | COMMON DRAIN | | 8. | CATHODE | 8. | COMMON DRAIN | | 9. | ANODE | 9. | GATE | | 10. | ANODE | 10. | SOURCE | | 11. | ANODE | 11. | GATE | | 12. | ANODE | 12. | SOURCE | | 13. | ANODE | 13. | GATE | | 14. | ANODE | 14. | SOURCE | | 15. | ANODE | 15. | GATE | | 16. | ANODE | 16. | SOURCE | **SIDE VIEW** | DOCUMENT NUMBER: | 98ASB42431B | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | PDIP-16 | | PAGE 1 OF 1 | onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. ### SOIC-16 9.90x3.90x1.37 1.27P CASE 751B ISSUE M **DATE 18 OCT 2024** ### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018. - 2. DIMENSION IN MILLIMETERS. ANGLE IN DEGREES. - 3. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.15mm PER SIDE. - 5. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127mm TOTAL IN EXCESS OF THE 6 DIMENSION AT MAXIMUM MATERIAL CONDITION. | MILLIMETERS | | | | | | |-------------|----------|----------|----------|--|--| | DIM | MIN | NOM | MAX | | | | А | 1.35 | 1.55 | 1.75 | | | | A1 | 0.10 | 0.18 | 0.25 | | | | A2 | 1.25 | 1.37 | 1.50 | | | | b | 0.35 | 0.42 | 0.49 | | | | С | 0.19 | 0.22 | 0.25 | | | | D | | 9.90 BSC | | | | | E | 6.00 BSC | | | | | | E1 | 3.90 BSC | | | | | | е | 1.27 BSC | | | | | | h | 0.25 | | 0.50 | | | | L | 0.40 | 0.83 | 1.25 | | | | L1 | | 1.05 REF | | | | | Θ | 0. | | 7* | | | | TOLERAN | CE OF FC | RM AND | POSITION | | | | aaa | | 0.10 | | | | | bbb | 0.20 | | | | | | ccc | 0.10 | | | | | | ddd | | 0.25 | | | | | eee | | 0.10 | | | | ### RECOMMENDED MOUNTING FOOTPRINT \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE onsemi SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor,<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | DESCRIPTION: | SOIC-16 9.90X3.90X1.37 1 | SOIC-16 9.90X3.90X1.37 1.27P | | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. # **SOIC-16 9.90x3.90x1.37 1.27P** CASE 751B ISSUE M **DATE 18 OCT 2024** # GENERIC MARKING DIAGRAM\* XXXXX = Specific Device Code A = Assembly Location WL = Wafer Lot Y = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | STYLE 1: | | STYLE 2: | | STYLE 3: | S | STYLE 4: | | |--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------| | PIN 1. | COLLECTOR | PIN 1. | CATHODE | PIN 1. | COLLECTOR, DYE #1 | PIN 1. | COLLECTOR, DYE #1 | | 2. | BASE | 2. | ANODE | 2. | BASE, #1 | 2. | COLLECTOR, #1 | | 3. | EMITTER | 3. | NO CONNECTION | 3. | EMITTER, #1 | 3. | COLLECTOR, #2 | | 4. | NO CONNECTION | 4. | CATHODE | 4. | COLLECTOR, #1 | 4. | COLLECTOR, #2 | | 5. | EMITTER | 5. | CATHODE | 5. | COLLECTOR, #2 | 5. | COLLECTOR, #3 | | 6. | BASE | 6. | NO CONNECTION | 6. | BASE, #2 | 6. | COLLECTOR, #3 | | 7. | COLLECTOR | 7. | ANODE | 7. | EMITTER, #2 | 7. | COLLECTOR, #4 | | 8. | COLLECTOR | 8. | CATHODE | 8. | COLLECTOR, #2 | 8. | COLLECTOR, #4 | | 9. | BASE | 9. | CATHODE | 9. | COLLECTOR, #3 | 9. | BASE, #4 | | 10. | EMITTER | 10. | ANODE | 10. | BASE, #3 | 10. | EMITTER, #4 | | 11. | NO CONNECTION | 11. | NO CONNECTION | 11. | | 11. | | | | EMITTER | 12. | CATHODE | 12. | | 12. | | | 13. | | 13. | | 13. | COLLECTOR, #4 | 13. | | | 14. | COLLECTOR | 14. | NO CONNECTION | 14. | BASE, #4 | 14. | | | | EMITTER | 15. | ANODE | 15. | EMITTER, #4 | 15. | | | 16. | COLLECTOR | 16. | CATHODE | 16. | COLLECTOR, #4 | 16. | EMITTER, #1 | | | | | | | | | | | | | | | | | | | | STYLE 5: | | STYLE 6: | | STYLE 7: | | | | | STYLE 5:<br>PIN 1. | DRAIN, DYE #1 | STYLE 6:<br>PIN 1. | | STYLE 7:<br>PIN 1. | SOURCE N-CH | | | | | DRAIN, DYE #1<br>DRAIN, #1 | | CATHODE | | SOURCE N-CH<br>COMMON DRAIN (OUTPUT) | ı | | | PIN 1. | , | PIN 1.<br>2.<br>3. | CATHODE<br>CATHODE | PIN 1. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2. | DRAIN, #1 | PIN 1.<br>2.<br>3. | CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH | | | | PIN 1.<br>2.<br>3. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT | | | | PIN 1.<br>2.<br>3.<br>4.<br>5. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT | | | | PIN 1.<br>2.<br>3.<br>4.<br>5. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4<br>DRAIN, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>SOURCE P-CH | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4<br>DRAIN, #4<br>GATE, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>SOURCE P-CH<br>SOURCE P-CH | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 SOURCE, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, GATE P-CH COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT, SOURCE P-CH COMMON DRAIN (OUTPUT, )) | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GRAIE, #4 SOURCE, #4 GATE, #3 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT;<br>GATE P-CH<br>COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT;<br>SOURCE P-CH<br>SOURCE P-CH<br>COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT; | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GOTE, #3 SOURCE, #3 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, GATE P-CH COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT, DRA | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 SOURCE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 GATE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE N-CH | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 SOURCE, #2 SOURCE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; GATE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; SOURCE P-CH SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE CATE CATE CATE CATE CATE CATE CATE | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 GATE, #2 SOURCE, #2 GATE, #1 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. | COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, GATE P-CH COMMON DRAIN (OUTPUT, GATE N-CH COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, COMMON DRAIN COMMON DRAIN (OUTPUT, COMMON DRAIN COMMON | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 SOURCE, #2 SOURCE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; GATE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; SOURCE P-CH SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE CATE CATE CATE CATE CATE CATE CATE | | | | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-16 9.90X3.90X1.37 1.27P | | PAGE 2 OF 2 | | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales