# 8-Bit Shift Register with Output Storage Register

# (3-State)

# **MC74VHC595**

The MC74VHC595 is an advanced high speed 8-bit shift register with an output storage register fabricated with silicon gate CMOS technology.

It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation.

The MC74VHC595 contains an 8-bit static shift register which feeds an 8-bit storage register.

Shift operation is accomplished on the positive going transition of the Shift Clock input (SCK). The output register is loaded with the contents of the shift register on the positive going transition of the Register Clock input (RCK). Since the RCK and SCK signals are independent, parallel outputs can be held stable during the shift operation. And, since the parallel outputs are 3-state, the VHC595 can be directly connected to an 8-bit bus. This register can be used in serial-to-parallel conversion, data receivers, etc.

The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to 5.5 V, allowing the interface of 5 V systems to 3 V systems.

### Features

- High Speed:  $f_{max} = 185$  MHz (Typ) at  $V_{CC} = 5$  V
- Low Power Dissipation:  $I_{CC} = 4 \mu A (Max)$  at  $T_A = 25^{\circ}C$
- High Noise Immunity:  $V_{NIH} = V_{NIL} = 28\% V_{CC}$
- Power Down Protection Provided on Inputs
- Balanced Propagation Delays
- Designed for 2 V to 5.5 V Operating Range
- Low Noise:  $V_{OLP} = 1.0 V (Max)$
- Pin and Function Compatible with Other Standard Logic Families
- Latchup Performance Exceeds 300 mA
- ESD Performance: HBM > 2000 V; Machine Model > 200 V
- -Q Suffix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant



#### ORDERING INFORMATION

See detailed ordering, marking and shipping information in the package dimensions section on page 10 of this data sheet.



IEC LOGIC SYMBOL



### **FUNCTION TABLE**

|                                                            |                 |                         | Inputs                  |                       |                          |                                                      | Resulting F                       | unction                   |                                  |
|------------------------------------------------------------|-----------------|-------------------------|-------------------------|-----------------------|--------------------------|------------------------------------------------------|-----------------------------------|---------------------------|----------------------------------|
| Operation                                                  | Reset<br>(SCLR) | Serial<br>Input<br>(SI) | Shift<br>Clock<br>(SCK) | Reg<br>Clock<br>(RCK) | Output<br>Enable<br>(OE) | Shift<br>Register<br>Contents                        | Storage<br>Register<br>Contents   | Serial<br>Output<br>(SQH) | Parallel<br>Outputs<br>(QA – QH) |
| Clear shift register                                       | L               | х                       | х                       | L, H, ↓               | L                        | L                                                    | U                                 | L                         | U                                |
| Shift data into shift register                             | Н               | D                       | 1                       | L, H, ↓               | L                        | $D \rightarrow SR_A;$<br>$SR_N \rightarrow SR_{N+1}$ | U                                 | $SR_G \rightarrow SR_H$   | U                                |
| Registers remains unchanged                                | Н               | Х                       | L, H, ↓                 | х                     | L                        | U                                                    | **                                | U                         | **                               |
| Transfer shift register<br>contents to storage<br>register | Н               | Х                       | L, H, ↓                 | Ŷ                     | L                        | U                                                    | SR <sub>N</sub> →STR <sub>N</sub> | *                         | SR <sub>N</sub>                  |
| Storage register remains unchanged                         | х               | Х                       | х                       | L, H, ↓               | L                        | *                                                    | U                                 | *                         | U                                |
| Enable parallel outputs                                    | х               | Х                       | Х                       | Х                     | L                        | *                                                    | **                                | *                         | Enabled                          |
| Force outputs into high impedance state                    | Х               | Х                       | х                       | Х                     | Н                        | *                                                    | **                                | *                         | Z                                |

SR = shift register contents D = data (L, H) logic level STR = storage register contents U = remains unchanged

 $\downarrow$  = High-to-Low  $\uparrow$  = Low-to-High \* = depends on Reset and Shift Clock inputs \*\* = depends on Register Clock input

### MAXIMUM RATINGS

| Symbol           | Parameter                                       |                                          | Value                        | Unit |
|------------------|-------------------------------------------------|------------------------------------------|------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage                               |                                          | -0.5 to +6.5                 | V    |
| VIN              | DC Input Voltage                                |                                          | -0.5 to +6.5                 | V    |
| V <sub>OUT</sub> | DC Output Voltage                               |                                          | –0.5 to V <sub>CC</sub> +0.5 | V    |
| I <sub>IN</sub>  | DC Input Current, per Pin                       |                                          | ±20                          | mA   |
| I <sub>OUT</sub> | DC Output Current, per Pin                      |                                          | ±25                          | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins |                                          | ±50                          | mA   |
| I <sub>IK</sub>  | Input Clamp Current                             |                                          | -20                          | mA   |
| I <sub>OK</sub>  | Output Clamp Current                            |                                          | ±20                          | mA   |
| T <sub>STG</sub> | Storage Temperature Range                       |                                          | -65 to +150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds |                                          | 260                          | °C   |
| TJ               | Junction Temperature Under Bias                 |                                          | +150                         | °C   |
| $\theta_{JA}$    | Thermal Resistance (Note 2)                     | SOIC-16<br>QFN16<br>TSSOP-16             | 126<br>118<br>159            | °C/W |
| PD               | Power Dissipation in Still Air at 25°C          | SOIC-16<br>QFN16<br>TSSOP-16             | 995<br>1062<br>787           | mW   |
| MSL              | Moisture Sensitivity                            |                                          | Level 1                      | -    |
| F <sub>R</sub>   | Flammability Rating                             | Oxygen Index: 28 to 34                   | UL 94 V-0 @ 0.125 in.        | -    |
| $V_{\text{ESD}}$ | ESD Withstand Voltage (Note 3)                  | Human Body Model<br>Charged Device Model | 2000<br>N/A                  | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Applicable to devices with outputs that may be tri-stated.

 Applicable to devices with outputs that may be in-stated.
 Measured with minimum pad spacing on an FR4 board, using 76mm-by-114mm, 2-ounce copper trace no air flow per JESD51-7.
 HBM tested to EIA / JESD22-A114-A. CDM tested to JESD22-C101-A. JEDEC recommends that ESD qualification to EIA/JESD22-A115A (Machine Model) be discontinued.

### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                          | Parameter                  |                                                                                              |        | Max             | Unit |
|---------------------------------|----------------------------|----------------------------------------------------------------------------------------------|--------|-----------------|------|
| V <sub>CC</sub>                 | DC Supply Voltage          |                                                                                              | 2.0    | 5.5             | V    |
| V <sub>IN</sub>                 | DC Input Voltage (Note 4)  |                                                                                              | 0      | 5.5             | V    |
| V <sub>OUT</sub>                | DC Output Voltage (Note 4) |                                                                                              | 0      | V <sub>CC</sub> | V    |
| T <sub>A</sub>                  | Operating Temperature      |                                                                                              | -55    | +125            | °C   |
| t <sub>r</sub> , t <sub>f</sub> |                            | $_{\rm C} = 3.0 \text{ V to } 3.6 \text{ V}$<br>$_{\rm C} = 4.5 \text{ V to } 5.5 \text{ V}$ | 0<br>0 | 100<br>20       | ns/V |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

4. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open.

### DC ELECTRICAL CHARACTERISTICS

|                 |                                            |                                                                                      | v <sub>cc</sub>          |                            | T <sub>A</sub> = 25°C | ;                          | <b>T</b> A = ≤             | ≤ 85°C                     | <b>T</b> <sub>A</sub> = ≤  | 125°C                      |      |
|-----------------|--------------------------------------------|--------------------------------------------------------------------------------------|--------------------------|----------------------------|-----------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|------|
| Symbol          | Parameter                                  | Test Conditions                                                                      | (V)                      | Min                        | Тур                   | Max                        | Min                        | Max                        | Min                        | Max                        | Unit |
| V <sub>IH</sub> | Minimum<br>High-Level Input<br>Voltage     |                                                                                      | 2.0<br>3.0<br>4.5<br>5.5 | 1.5<br>2.1<br>3.15<br>3.85 |                       |                            | 1.5<br>2.1<br>3.15<br>3.85 |                            | 1.5<br>2.1<br>3.15<br>3.85 |                            | V    |
| V <sub>IL</sub> | Maximum<br>Low-Level Input<br>Voltage      |                                                                                      | 2.0<br>3.0<br>4.5<br>5.5 |                            |                       | 0.5<br>0.9<br>1.35<br>1.65 |                            | 0.5<br>0.9<br>1.35<br>1.65 |                            | 0.5<br>0.9<br>1.35<br>1.65 | V    |
| V <sub>OH</sub> | Minimum<br>High-Level Output<br>Voltage    |                                                                                      | 2.0<br>3.0<br>4.5        | 1.9<br>2.9<br>4.4          | 2.0<br>3.0<br>4.5     |                            | 1.9<br>2.9<br>4.4          |                            | 1.9<br>2.9<br>4.4          |                            | V    |
|                 | $V_{IN} = V_{IH}$ or $V_{IL}$              |                                                                                      | 3.0<br>4.5               | 2.58<br>3.94               |                       |                            | 2.48<br>3.80               |                            | 2.34<br>3.66               |                            |      |
| V <sub>OL</sub> | Maximum<br>Low-Level Output<br>Voltage     | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OL} = 50 \ \mu A$                        | 2.0<br>3.0<br>4.5        |                            | 0.0<br>0.0<br>0.0     | 0.1<br>0.1<br>0.1          |                            | 0.1<br>0.1<br>0.1          |                            | 0.1<br>0.1<br>0.1          | V    |
|                 | $V_{IN} = V_{IH} \text{ or } V_{IL}$       | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 4 \text{ mA}$ $I_{OL} = 8 \text{ mA}$ | 3.0<br>4.5               |                            |                       | 0.36<br>0.36               |                            | 0.44<br>0.44               |                            | 0.52<br>0.52               |      |
| I <sub>IN</sub> | Maximum Input<br>Leakage Current           | V <sub>IN</sub> = 5.5 V or GND                                                       | 0 to<br>5.5              |                            |                       | ± 0.1                      |                            | ± 1.0                      |                            | ± 1.0                      | μΑ   |
| ICC             | Maximum<br>Quiescent Supply<br>Current     | $V_{IN} = V_{CC}$ or GND                                                             | 5.5                      |                            |                       | 4.0                        |                            | 40.0                       |                            | 40.0                       | μΑ   |
| I <sub>OZ</sub> | Three-State<br>Output Off-State<br>Current |                                                                                      | 5.5                      |                            |                       | ± 0.25                     |                            | ± 2.5                      |                            | ± 2.5                      | μA   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

### AC ELECTRICAL CHARACTERISTICS

|                                        |                                                                                       |                                  |                                                |     | T <sub>A</sub> = 25°C | ;            | T <sub>A</sub> = ≤ 85°C |              | T <sub>A</sub> = ≤ 125°C |              |      |
|----------------------------------------|---------------------------------------------------------------------------------------|----------------------------------|------------------------------------------------|-----|-----------------------|--------------|-------------------------|--------------|--------------------------|--------------|------|
| Symbol                                 | Parameter                                                                             | Test Condit                      | ions                                           | Min | Тур                   | Max          | Min                     | Мах          | Min                      | Max          | Unit |
| f <sub>max</sub>                       | Maximum Clock<br>Frequency (50%                                                       | $V_{CC}$ = 3.3 $\pm$ 0.3 V       |                                                | 80  | 150                   |              | 70                      |              | 70                       |              | MHz  |
|                                        | Duty Cycle)                                                                           | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ |                                                | 135 | 185                   |              | 115                     |              | 115                      |              |      |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation<br>Delay, SCK to                                                          | $V_{CC}=3.3\pm0.3~V$             | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |     | 8.8<br>11.3           | 13.0<br>16.5 | 1.0<br>1.0              | 15.0<br>18.5 | 1.0<br>1.0               | 15.0<br>18.5 | ns   |
|                                        | SQH                                                                                   | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |     | 6.2<br>7.7            | 8.2<br>10.2  | 1.0<br>1.0              | 9.4<br>11.4  | 1.0<br>1.0               | 9.4<br>11.4  |      |
| t <sub>PHL</sub>                       | Propagation<br>Delay,                                                                 | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |     | 8.4<br>10.9           | 12.8<br>16.3 | 1.0<br>1.0              | 13.7<br>17.2 | 1.0<br>1.0               | 13.7<br>17.2 | ns   |
|                                        | CPLR to SQH                                                                           | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |     | 5.9<br>7.4            | 8.0<br>10.0  | 1.0<br>1.0              | 9.1<br>11.1  | 1.0<br>1.0               | 9.1<br>11.1  |      |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation<br>Delay, RCK to                                                          | $V_{CC}=3.3\pm0.3~V$             | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |     | 7.7<br>10.2           | 11.9<br>15.4 | 1.0<br>1.0              | 13.5<br>17.0 | 1.0<br>1.0               | 13.5<br>17.0 | ns   |
|                                        | QA-QH                                                                                 | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |     | 5.4<br>6.9            | 74<br>9.4    | 1.0<br>1.0              | 8.5<br>10.5  | 1.0<br>1.0               | 8.5<br>10.5  |      |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Output Enable<br>Time,                                                                | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |     | 7.5<br>9.0            | 11.5<br>15.0 | 1.0<br>1.0              | 13.5<br>17.0 | 1.0<br>1.0               | 13.5<br>17.0 | ns   |
|                                        | OE to QA-QH                                                                           | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |     | 4.8<br>8.3            | 8.6<br>10.6  | 1.0<br>1.0              | 10.0<br>12.0 | 1.0<br>1.0               | 10.0<br>12.0 |      |
| t <sub>PLZ</sub> ,                     | Output Disable<br>Time,                                                               | $V_{CC}=3.3\pm0.3~V$             | $C_L = 50 pF$                                  |     | 12.1                  | 15.7         | 1.0                     | 16.2         | 1.0                      | 16.2         | ns   |
| t <sub>PHZ</sub>                       | OE to QA–QH                                                                           | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ | $C_L = 50 pF$                                  |     | 7.6                   | 10.3         | 1.0                     | 11.0         | 1.0                      | 11.0         |      |
| CIN                                    | Input Capacitance                                                                     |                                  |                                                |     | 4                     | 10           |                         | 10           |                          | 10           | pF   |
| C <sub>OUT</sub>                       | Three–State<br>Output<br>Capacitance<br>(Output in<br>High–Impedance<br>State), QA–QH |                                  |                                                |     | 6                     |              |                         | 10           |                          | 10           | pF   |
|                                        |                                                                                       |                                  |                                                |     |                       |              | Typi                    | cal @ 25°    | C, V <sub>CC</sub> =     | 5.0 V        |      |

 C<sub>PD</sub>
 Power Dissipation Capacitance (Note 5)
 87
 pF

 5.
 C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load.

5.  $C_{PD}$  is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation:  $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC}$ .  $C_{PD}$  is used to determine the no-load dynamic power consumption;  $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ .

### NOISE CHARACTERISTICS ( $C_L = 50 \text{ pF}, V_{CC} = 5.0 \text{ V}$ )

|                  |                                              | T <sub>A</sub> = 25°C |      |      |
|------------------|----------------------------------------------|-----------------------|------|------|
| Symbol           | Characteristic                               | Тур                   | Мах  | Unit |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.8                   | 1.0  | V    |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.8                  | -1.0 | V    |
| V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage     |                       | 3.5  | V    |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage      |                       | 1.5  | V    |

### TIMING REQUIREMENTS

|                    |                            | v <sub>cc</sub> | T <sub>A</sub> = 25°C |            | T <sub>A</sub> = − 40 to<br>85°C | T <sub>A</sub> = − 55 to<br>125°C |      |
|--------------------|----------------------------|-----------------|-----------------------|------------|----------------------------------|-----------------------------------|------|
| Symbol             | Parameter                  | V               | Тур                   | Limit      | Limit                            | Limit                             | Unit |
| t <sub>su</sub>    | Setup Time, SI to SCK      | 3.3<br>5.0      |                       | 3.5<br>3.0 | 3.5<br>3.0                       | 3.5<br>3.0                        | ns   |
| t <sub>su(H)</sub> | Setup Time, SCK to RCK     | 3.3<br>5.0      |                       | 8.0<br>5.0 | 8.5<br>5.0                       | 8.5<br>5.0                        | ns   |
| t <sub>su(L)</sub> | Setup Time, SCLR to RCK    | 3.3<br>5.0      |                       | 8.0<br>5.0 | 9.0<br>5.0                       | 9.0<br>5.0                        | ns   |
| t <sub>h</sub>     | Hold Time, SI to SCK       | 3.3<br>5.0      |                       | 1.5<br>2.0 | 1.5<br>2.0                       | 1.5<br>2.0                        | ns   |
| t <sub>h(L)</sub>  | Hold Time, SCLR to RCK     | 3.3<br>5.0      |                       | 0<br>0     | 0<br>0                           | 1.0<br>1.0                        | ns   |
| t <sub>rec</sub>   | Recovery Time, SCLR to SCK | 3.3<br>5.0      |                       | 3.0<br>2.5 | 3.0<br>2.5                       | 3.0<br>2.5                        | ns   |
| t <sub>w</sub>     | Pulse Width, SCK or RCK    | 3.3<br>5.0      |                       | 5.0<br>5.0 | 5.0<br>5.0                       | 5.0<br>5.0                        | ns   |
| t <sub>w(L)</sub>  | Pulse Width, SCLR          | 3.3<br>5.0      |                       | 5.0<br>5.0 | 5.0<br>5.0                       | 5.0<br>5.0                        | ns   |



| Test                                | Switch Position | CL                        | RL   |
|-------------------------------------|-----------------|---------------------------|------|
| t <sub>PLH</sub> / t <sub>PHL</sub> | Open            | See AC<br>Characteristics | 1 kΩ |
| t <sub>PLZ</sub> / t <sub>PZL</sub> | V <sub>CC</sub> | Table                     |      |
| t <sub>PHZ</sub> / t <sub>PZH</sub> | GND             |                           |      |

 $C_L$  Includes probe and jig capacitance Input  $t_R = t_F = 3$  ns



























### EXPANDED LOGIC DIAGRAM



|      | TIMING DIAGRAM                             |
|------|--------------------------------------------|
| SCK  |                                            |
| SI   |                                            |
| SCLR |                                            |
| RCK  |                                            |
| ŌE   |                                            |
| QA   |                                            |
| QB   |                                            |
| QC   |                                            |
| QD   |                                            |
| QE   |                                            |
| QF   |                                            |
| QG   |                                            |
| QH   |                                            |
| SQH  |                                            |
|      | NOTE: output is in a high-impedance state. |

### INPUT EQUIVALENT CIRCUIT



#### **ORDERING INFORMATION**

| Device             | Marking    | Package  | Shipping <sup>†</sup>    |
|--------------------|------------|----------|--------------------------|
| MC74VHC595DR2G     | VHC595G    | SOIC-16  | 2500 Units / Tape & Reel |
| MC74VHC595DTR2G    | VHC<br>595 | TSSOP-16 | 2500 Units / Tape & Reel |
| MC74VHC595DTR2G-Q* | VHC<br>595 | TSSOP-16 | 2500 Units / Tape & Reel |

For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
 \*-Q Suffix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

### PACKAGE DIMENSIONS



NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS.

- CONTROLLING DIMENSION: MILLIMETERS. DIMENSIONS & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM TERMINAL. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIN | IETERS |  |  |  |  |
|-----|--------|--------|--|--|--|--|
| DIM | MIN    | MAX    |  |  |  |  |
| Α   | 0.80   | 1.00   |  |  |  |  |
| A1  | 0.00   | 0.05   |  |  |  |  |
| A3  | 0.20   | REF    |  |  |  |  |
| b   | 0.20   | 0.30   |  |  |  |  |
| D   | 2.50   | BSC    |  |  |  |  |
| D2  | 0.85   | 1.15   |  |  |  |  |
| Е   | 3.50   | BSC    |  |  |  |  |
| E2  | 1.85   | 2.15   |  |  |  |  |
| e   | 0.50   | BSC    |  |  |  |  |
| K   | 0.20   |        |  |  |  |  |
| L   | 0.35   | 0.45   |  |  |  |  |
| L1  |        | 0.15   |  |  |  |  |

#### RECOMMENDED SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### PACKAGE DIMENSIONS



NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 9.80   | 10.00  | 0.386 | 0.393 |
| В   | 3.80   | 4.00   | 0.150 | 0.157 |
| C   | 1.35   | 1.75   | 0.054 | 0.068 |
| D   | 0.35   | 0.49   | 0.014 | 0.019 |
| F   | 0.40   | 1.25   | 0.016 | 0.049 |
| G   | 1.27   | BSC    | 0.050 | BSC   |
| J   | 0.19   | 0.25   | 0.008 | 0.009 |
| K   | 0.10   | 0.25   | 0.004 | 0.009 |
| Μ   | 0 °    | 7°     | 0 °   | 7°    |
| Ρ   | 5.80   | 6.20   | 0.229 | 0.244 |
| R   | 0.25   | 0.50   | 0.010 | 0.019 |

SOLDERING FOOTPRINT



#### PACKAGE DIMENSIONS



onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such

#### ADDITIONAL INFORMATION

#### TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales