# 2.5 V/3.3 V 3.0 GHz Differential 1:4 LVPECL Fanout Buffer # Multi-Level Inputs with Internal Termination **NB6L14** ## Description The NB6L14 is a 3.0 GHz differential 1:4 LVPECL clock or data fanout buffer. The differential inputs incorporate internal 50 $\Omega$ termination resistors that are accessed through the VT pin. This feature allows the NB6L14 to accept various logic standards, such as LVPECL, LVCMOS, LVTTL, CML, or LVDS logic levels. The VREF\_AC reference output can be used to rebias capacitor—coupled differential or single—ended input signals. The 1:4 fanout design was optimized for low output skew applications. The NB6L14 is a member of the ECLinPS MAX<sup>™</sup> family of high performance clock and data management products. #### **Features** - Input Clock Frequency > 3.0 GHz - Input Data Rate > 2.5 Gb/s - < 20 ps Within Device Output Skew - 350 ps Typical Propagation Delay - 150 ps Typical Rise and Fall Times - Differential LVPECL Outputs, 700 mV Amplitude, Typical - LVPECL Mode Operating Range: $V_{CC} = 2.375 \text{ V}$ to 3.63 V with GND = 0 V - Internal 50 Ω Input Termination Resistors Provided - VREF\_AC Reference Output Voltage - -40°C to +85°C Ambient Operating Temperature - Available in 3 mm x 3 mm 16 Pin QFN - These are Pb-Free Devices #### MARKING DIAGRAM\* QFN-16 MN SUFFIX CASE 485G A = Assembly Location L = Wafer Lot Y = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. Figure 1. Simplified Logic Diagram #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 9 of this data sheet. 1 **Table 1. EN TRUTH TABLE** Figure 3. Logic Diagram | IN | ĪN | EN | Q0:Q3 | <u>Q0</u> : <u>Q3</u> | |----|----|----|-------|-----------------------| | 0 | 1 | 1 | 0 | 1 | | 1 | 0 | 1 | 1 | 0 | | х | x | 0 | 0+ | 1+ | <sup>+ =</sup> On next negative transition of the input signal (IN). **Table 2. PIN DESCRIPTION** | Pin | Name | I/O | Description | |-----|-----------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Q1 | LVPECL Output | Non–inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to VCC–2.0 V. | | 2 | Q1 | LVPECL Output | Inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to V <sub>CC</sub> – 2.0 V. | | 3 | Q2 | LVPECL Output | Non–inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to $V_{CC}$ – 2.0 V. | | 4 | Q2 | LVPECL Output | Inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to V <sub>CC</sub> – 2.0 V. | | 5 | Q3 | LVPECL Output | Non–inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to $V_{CC}$ – 2.0 V. | | 6 | Q3 | LVPECL Output | Inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to V <sub>CC</sub> – 2.0 V. | | 7 | V <sub>CC</sub> | - | Positive Supply Voltage | | 8 | EN | LVTTL/LVCMOS | Synchronous Output Enable. When LOW, Q outputs will go LOW and $\overline{Q}$ outputs will go HIGH on the next negative transition of IN input. The internal DFF register is clocked on the falling edge of IN input (see Figure 20). The EN pin has an internal pullup resistor and defaults HIGH when left open. | | 9 | ĪN | LVPECL, CML,<br>LVDS, HSTL | Inverted Differential Clock Input. Internal 50 $\Omega$ Resistor to Termination Pin, VT. | | 10 | VREF_AC | | Output Voltage Reference for capacitor–coupled inputs, only. | | 11 | VT | | Internal 100 $\Omega$ center–tapped Termination Pin for IN and $\overline{\text{IN}}$ . | | 12 | IN | LVPECL, CML,<br>LVDS, HSTL | Non-inverted Differential Clock Input. Internal 50 $\Omega$ Resistor to Termination Pin, VT. | | 13 | GND | _ | Negative Supply Voltage | | 14 | V <sub>CC</sub> | - | Positive Supply Voltage | | 15 | Q0 | LVPECL Output | Noninverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to VCC–2.0 V. | | 16 | Q0 | LVPECL Output | Inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to V <sub>CC</sub> –2.0 V. | | - | EP | - | The Exposed Pad (EP) on the QFN–16 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat–sinking conduit. The pad is not electrically connected to the die, but is recommended to be electrically and thermally connected to GND on the PC board. | <sup>1.</sup> In the differential configuration when the input termination pin VT, is connected to a common termination voltage or left open, and if no signal is applied on $IN/\overline{IN}$ inputs, then the device will be susceptible to self–oscillation. x = Don't care. **Table 3. ATTRIBUTES** | Characteris | Value | | |--------------------------------|-----------------------------------|----------------------| | ESD Protection | Human Body Model<br>Machine Model | > 4 kV<br>> 100 V | | Moisture Sensitivity (Note 2) | QFN-16 | Level 1 | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | Transistor Count | 167 | | | Meets or exceeds JEDEC Spec El | | | <sup>2.</sup> For additional information, see Application Note AND8003/D. #### **Table 4. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |----------------------|------------------------------------------------------|---------------------|----------------------------------------------------------------------|-------------|--------------| | V <sub>CC</sub> | Positive Power Supply | GND = 0 V | | 4.0 | V | | V <sub>Io</sub> | Positive Input/Output | GND = 0 V | $-0.5 \text{ V} \le \text{V}_{10} \le \text{V}_{CC} + 0.5 \text{ V}$ | 4.0 | V | | I <sub>IN</sub> | Input Current Source or Sink Current (IN/IN) | | | ±50 | mA | | I <sub>VREF_AC</sub> | Source or Sink Current on VT Pin | | | ±2.0 | mA | | I <sub>OUT</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance<br>(Junction-to-Ambient) (Note 3) | 0 lfpm<br>500 lfpm | QFN-16<br>QFN-16 | 42<br>35 | °C/W<br>°C/W | | θJC | Thermal Resistance (Junction-to-Case) | (Note 3) | QFN-16 | 4 | °C/W | | T <sub>sol</sub> | Wave Solder Pb-Free | | | 265 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 3. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad. Table 5. DC CHARACTERISTICS, Multi-Level Inputs, LVPECL Outputs $V_{CC}$ = 2.375 V to 3.63 V, GND = 0 V, $T_A$ = -40°C to +85°C | Symbol | Characteristic | Min | Тур | Max | Unit | |----------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------------------|---------------------------------------|------| | I <sub>CC</sub> | Power Supply Current (Inputs and Outputs Open) | 35 | 47 | 65 | mA | | LVPECL OU | TPUT DC ELECTRICAL CHARACTERISTICS | | | | | | V <sub>OH</sub> | Output HIGH Voltage (Notes 4 and 5) (Q, $\overline{\rm Q}$ ) $ {\rm V_{CC}=3.3~V} \\ {\rm V_{CC}=2.5~V} $ | V <sub>CC</sub> – 1145<br>2155<br>1355 | V <sub>CC</sub> – 1020<br>2280<br>1480 | V <sub>CC</sub> – 895<br>2405<br>1605 | mV | | V <sub>OL</sub> | Output LOW Voltage (Notes 4 and 5) (Q, $\overline{\rm Q}$ ) $ {\rm V_{CC}=3.3~V} \\ {\rm V_{CC}=2.5~V} $ | V <sub>CC</sub> – 1945<br>1355<br>555 | V <sub>CC</sub> – 1875<br>1475<br>675 | V <sub>CC</sub> – 1695<br>1605<br>805 | mV | | DIFFERENT | IAL INPUT DRIVEN SINGLE-ENDED (See Figures 10 and 1 | 1) | | | | | V <sub>th</sub> | Input Threshold Reference Voltage Range (Note 6) | 1100 | | V <sub>CC</sub> – 100 | mV | | V <sub>IH</sub> | Single–Ended Input High Voltage | V <sub>th</sub> + 100 | | Vcc | mV | | V <sub>IL</sub> | Single-Ended Input LOW Voltage | GND | | V <sub>th</sub> – 100 | mV | | V <sub>ISE</sub> | Single-Ended Input Voltage Amplitude (V <sub>IH</sub> - V <sub>IL</sub> ) | 200 | | V <sub>CC</sub> – GND | mV | | V <sub>REFAC</sub> | | | | | | | V <sub>REFAC</sub> | Output Reference Voltage (V <sub>CC</sub> ≥ 2.5 V) | V <sub>CC</sub> – 1.525 | V <sub>CC</sub> - 1.425 | V <sub>CC</sub> – 1.325 | mV | | DIFFERENT | IAL INPUTS DRIVEN DIFFERENTIALLY (See Figures 12 and | d 13) (Note 7) | | | | | $V_{IHD}$ | Differential Input HIGH Voltage | 1200 | | V <sub>CC</sub> | mV | | V <sub>ILD</sub> | Differential Input LOW Voltage | GND | | V <sub>IHD</sub> – 100 | mV | | V <sub>CMR</sub> | Input Common Mode Range (Differential Configuration) (Note 8) | 950 | | V <sub>CC</sub> – 50 | mV | | V <sub>ID</sub> | Differential Input Voltage (IN-IN) (V <sub>IHD</sub> -V <sub>ILD</sub> ) | 100 | | V <sub>CC</sub> – GND | mV | | I <sub>IH</sub> | Input HIGH Current (VT Open) | -150 | | +150 | μΑ | | I <sub>IL</sub> | Input LOW Current (VT Open) | -150 | | +150 | μΑ | | LVTTL/LVCN | IOS INPUT DC ELECTRICAL CHARACTERISTICS | | | | | | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input LOW Voltage | GND | | 0.8 | V | | I <sub>IH</sub> | Input HIGH Current, V <sub>CC</sub> = V <sub>IN</sub> = 3.63 V | -10 | | 50 | μΑ | | I <sub>IL</sub> | Input LOW Current, $V_{CC} = 3.63 \text{ V}$ , $V_{IN} = 0 \text{ V}$ | -150 | | 0 | μΑ | | TERMINATION | ON RESISTORS | | | | | | R <sub>TIN</sub> | Internal Input Termination Resistor (IN to VT) | 40 | 50 | 60 | Ω | | R <sub>DIFF_IN</sub> | Differential Input Resistance (IN to IN) | 80 | 100 | 120 | Ω | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 4. LVPECL outputs loaded with 50 $\Omega$ to $V_{CC}$ 2.0 V for proper operation. 5. Input and output parameters vary 1:1 with $V_{CC}$ . 6. $V_{th}$ is applied to the complementary input when operating in single–ended mode. 7. $V_{IHD}$ , $V_{ILD}$ , $V_{ID}$ and $V_{CMR}$ parameters must be complied with simultaneously. - 8. V<sub>CMR</sub> min varies 1:1 with GND, V<sub>CMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>CMR</sub> range is referenced to the most positive side of the differential input signal. Table 6. AC CHARACTERISTICS $V_{CC} = 2.375 \text{ V}$ to 3.63 V, GND = 0 V, $T_A = -40 ^{\circ}\text{C}$ to $+85 ^{\circ}\text{C}$ (Note 9) | Symbol | Characteristic | Min | Тур | Max | Unit | |--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-----------------------|------| | V <sub>OUTPP</sub> | Output Voltage Amplitude (@ $V_{INPPmin}$ ) (Note 10)<br>$f_{IN} \leq 1.25 \text{ GHz}$ $1.25 \text{ GHz} \leq f_{in} \leq 2.0 \text{ GHz}$ $2.0 \text{ GHz} \leq f_{in} \leq 3.0 \text{ GHz}$ | 550<br>380<br>250 | 700<br>500<br>320 | | mV | | f <sub>DATA</sub> | Maximum Operating Data Rate | | 2.5 | | Gb/s | | t <sub>PD</sub> | Propagation Delay IN to Q | 250 | 370 | 500 | ps | | t <sub>S</sub> | Set-Up Time (Note 11) EN to IN, IN | 300 | | | ps | | t <sub>H</sub> | Hold Time (Note 11) EN to IN, IN | 300 | | | ps | | t <sub>SKEW</sub> | Within–Device Skew (Note 12) Device to Device Skew (Note 13) | | 5.0 | 20<br>150 | ps | | t <sub>JITTER</sub> | RMS Random Jitter (Note 14) $f_{\text{IN}} = 2.5 \text{ GHz}$ Peak-to-Peak Data Dependent Jitter (Note 15) $f_{\text{DATA}} = 2.5 \text{ Gb/s}$ | | 14 | 1.0 | ps | | V <sub>INPP</sub> | Input Voltage Swing/Sensitivity (Differential Configuration) (Note 10) | 100 | | V <sub>CC</sub> – GND | mV | | t <sub>r</sub> ,t <sub>f</sub> | Output Rise/Fall Times @ Full Output Swing (20%–80%) | 70 | 150 | 200 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - Measured by forcing V<sub>INPP</sub> (min) from a 50% duty cycle clock source. All loading with an external R<sub>L</sub> = 50 Ω to V<sub>CC</sub> 2.0 V. Input edge rates 40 ps (20%–80%). - 10. Input and output voltage swing is a single-ended measurement operating in differential mode. - 11. Set-up and hold times apply to synchronous applications that intend to enable/disable before the next clock cycle. For asynchronous applications, set-up and hold times do not apply. - 12. Within device skew is measured between two different outputs under identical power supply, temperature and input conditions. - 13. Device to device skew is measured between outputs under identical transition @ 0.5 GHz. - 14. Additive RMS jitter with 50% duty cycle clock signal. - 15. Additive peak-to-peak data dependent jitter with input NRZ data at PRBS 2<sup>23</sup>-1 and K28.5 at 2.5Gb/s. Figure 4. Output Voltage Amplitude (V<sub>OUTPP</sub>) versus Output Frequency at Ambient Temperature (Typical) Figure 5. Typical Phase Noise Plot at $f_{carrier} = 311.04 \text{ MHz}$ Figure 7. Typical Phase Noise Plot at $f_{carrier} = 1 \text{ GHz}$ The above phase noise plots captured using Agilent E5052A show additive phase noise of the NB6L14 device at frequencies 311.04 MHz, 622.08 MHz, 1 GHz and 2 GHz respectively at an operating voltage of 3.3 V in room temperature. The RMS Phase Jitter contributed by the Figure 6. Typical Phase Noise Plot at f<sub>carrier</sub> = 622.08 MHz Figure 8. Typical Phase Noise Plot at f<sub>carrier</sub> = 2 GHz device (integrated between 12 kHz and 20 MHz; as shown in the shaded region of the plot) at each of the frequencies is 27 fs, 17 fs, 13 fs and 5 fs respectively. The input source used for the phase noise measurements is Agilent E8663B. Figure 9. Input Structure Figure 10. Differential Input Driven Single-Ended Figure 11. V<sub>th</sub> Diagram Figure 12. Differential Inputs Driven Differentially Figure 13. V<sub>CMR</sub> Diagram Figure 14. AC Reference Measurement Figure 15. LVPECL Interface Figure 16. LVDS Interface Figure 17. Standard 50 $\Omega$ Load CML Interface $<sup>^*</sup>V_{\mbox{\scriptsize REFAC}}$ bypassed to ground with a 0.01 $\mu\mbox{\scriptsize F}$ capacitor Figure 20. EN Timing Diagram Figure 21. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.) ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|-----------------------------|-----------------------| | NB6L14MNG | QFN-16, 3x3 mm<br>(Pb-Free) | 123 Units / Rail | | NB6L14MNR2G | QFN-16, 3x3 mm<br>(Pb-Free) | 3000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. 回 TOP VIEW DETAIL B LEA PIN ONE LOCATION 2X 0.10 C 2X 0.10 C // 0.05 C □ 0.05 C NOTE 4 Α В SEATING PLANE C Ē **DATE 08 OCT 2021** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS - DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM THE TERMINAL TIP. - COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS. THE TERMINALS. DETAIL B ALTERNATE CONSTRUCTIONS DETAIL A ALTERNATE TERMINAL CONSTRUCTIONS | | MILLIME | | | |-----|----------|----------|------| | DIM | MIN. | N□M. | MAX. | | Α | 0.80 | 0.90 | 1.00 | | A1 | 0.00 | 0.03 | 0.05 | | A3 | | 0.20 REF | | | b | 0.18 | 0.24 | 0.30 | | D | 3.00 B2C | | | | DS | 1.65 | 1.75 | 1.85 | | Е | 3.00 BSC | | | | E2 | 1.65 | 1.75 | 1.85 | | e | 0.50 BSC | | | | k | 0.18 TYP | | | | L | 0.30 | 0.40 | 0.50 | | L1 | 0.00 | 0.08 | 0.15 | | L1 | 0.00 | 0.08 | 0.15 | #### MOUNTING FOOTPRINT | DETAIL A → → D2 → D2 → | | |---------------------------------------------|---| | # 0.10 CAB 9 9 16X b 0.10 CAB 0.05 C NOTE 3 | ' | BOTTOM VIEW SIDE VIEW # GENERIC MARKING DIAGRAM\* XXXXX = Specific Device Code A = Assembly Location L = Wafer Lot Y = Year W = Work Week ■ = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON04795D | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | QFN16 3X3, 0.5P | | PAGE 1 OF 1 | | onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales