# <u>LDO Regulator</u> - Ultra Low Noise, High PSRR, BiCMOS RF

# 200 mA

Noise sensitive RF applications such as Power Amplifiers in cell phones and precision instrumentation require very clean power supplies. The NCP700B is 200 mA LDO that provides the engineer with a very stable, accurate voltage with ultra low noise and very high Power Supply Rejection Ratio (PSRR) suitable for RF applications. In order to optimize performance for battery operated portable applications, the NCP700B employs an advanced BiCMOS process to combine the benefits of low noise and superior dynamic performance of bipolar elements with very low ground current consumption at full loads offered by CMOS.

Furthermore, in order to provide a small footprint for space constrained applications, the NCP700B is stable with small, low value capacitors and is available in a very small WDFN6 1.5 mm x 1.5 mm and TSOP-5 package.

#### **Features**

- Output Voltage Options:
  - ◆ 1.8 V, 2.5 V, 2.8 V, 3.0 V, 3.3 V
  - Contact Factory for Other Voltage Options
- Excellent Line and Load Regulation
- Ultra Low Noise (typ. 10 μVrms)
- Very High PSRR (typ 82 dB @ 1 kHz)
- Stable with Ceramic Output Capacitors as low as 1 μF
- Very Low Ground Current (typ. 70 μA @ no load)
- Low Disable Mode Current (max. 1 µA)
- Active Discharge Circuit
- Current Limit Protection
- Thermal Shutdown Protection
- These are Pb-Free Devices

#### **Applications**

- Smartphones / PDAs / Palmtops / GPS
- Cellular Telephones (Power Amplifier)
- Noise Sensitive Applications (RF, Video, Audio)
- Analog Power Supplies
- Battery Supplied Devices



### ON Semiconductor®

http://onsemi.com

#### MARKING DIAGRAM



WDFN6 CASE 511BJ





TSOP-5 SN SUFFIX CASE 483



X, XXX = Specific Device Code

M = Date Code

A = Assembly Location

Y = Year W = Work Week • = Pb-Free Package

#### **PIN CONNECTIONS**





#### (Top View)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 19 of this data sheet.



Figure 1. NCP700B Typical Application (WDFN6)



Figure 2. Simplified Block Diagram

# PIN FUNCTION DESCRIPTION

| WDFN<br>Pin No. | TSSOP-5<br>Pin No. | Pin Name | Description                                                                                                                                                                                                                   |
|-----------------|--------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1               | 1                  | IN       | Input Voltage                                                                                                                                                                                                                 |
| 2               | 2                  | GND      | Power Supply Ground                                                                                                                                                                                                           |
| 3               | 5                  | OUT      | Regulated Output Voltage                                                                                                                                                                                                      |
| 4               | 4                  | BYP      | Noise reduction pin. (Connect 10 nF or 100 nF capacitor to GND)                                                                                                                                                               |
| 6               | 3                  | EN       | Enable pin: This pin allows on/off control of the regulator. To disable the device, connect to GND. If this function is not in use, connect to Vin. Internal 5 M $\Omega$ Pull Down resistor is connected between EN and GND. |
| 5               | -                  | N/C      | Not connected                                                                                                                                                                                                                 |

#### **MAXIMUM RATINGS**

| Rating                           |                  |     | Value                            | Unit |  |
|----------------------------------|------------------|-----|----------------------------------|------|--|
| Input Voltage                    |                  |     | –0.3 V to 6 V                    | V    |  |
| Chip Enable Voltage              |                  |     | -0.3 V to V <sub>IN</sub> +0.3 V |      |  |
| Noise Reduction Voltage          |                  |     | -0.3 V to V <sub>IN</sub> +0.3 V | V    |  |
| Output Voltage                   |                  |     | -0.3 V to V <sub>IN</sub> +0.3 V | V    |  |
| Output short-circuit duration    |                  |     | Infinity                         |      |  |
| Maximum Junction Temperature     |                  |     | 150                              | °C   |  |
| Storage Temperature Range        |                  |     | -55 to 150                       | °C   |  |
| Electrostatic Discharge (Note 1) | Human Body Model | ESD | 2000                             | V    |  |
|                                  | Machine Model    |     | 200                              | 1    |  |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### THERMAL CHARACTERISTICS

| Rating                                                                                                                                                                                   | Symbol                                                 | Value             | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------|------|
| Package Thermal Resistance, WDFN6: (Note 2) Junction-to-Ambient (Note 3) Package Thermal Characterization Parameter, WDFN6: Junction-to-Lead (Pin 2) (Note 3) Junction-to-Board (Note 3) | θ <sub>JA</sub><br>Ψ <sub>JL2</sub><br>Ψ <sub>JB</sub> | 185<br>123<br>111 | °C/W |
| Package Thermal Resistance, TSOP-5: (Note 2 and 3) Junction-to-Case (Pin 2) Junction-to-Ambient                                                                                          | $\Psi_{	extsf{JL}2}$ $R_{	heta	extsf{JA}}$             | 92<br>204         | °C/W |

- 2. Refer to APPLICATION INFORMATION for Safe Operating Area 3. Single component mounted on 1 oz, FR4 PCB with  $645 \text{mm}^2$  Cu area.

<sup>1.</sup> This device series contains ESD protection and exceeds the following tests: Human Body Model 2000 V tested per MIL-STD-883, Method 3015 Machine Model Method 200 V

**ELECTRICAL CHARACTERISTICS**  $V_{IN} = V_{OUT} + 0.5 \text{ V}$  or 2.5 V (whichever is greater),  $V_{EN} = 1.2 \text{ V}$ ,  $C_{IN} = C_{OUT} = 1 \text{ }\mu\text{F}$ ,  $C_{noise} = 1.2 \text{ }\mu\text{F}$ ,  $C_{noise}$ 10 nF,  $I_{OUT}$  = 1 mA,  $T_J$  = -40°C to 125°C, unless otherwise specified (Note 4)

| Parameter                                        | Test Conditions                                                                                                                                                 |                                                                                                                                  | Symbol                                   | Min              | Тур                      | Max                      | Unit              |
|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------|--------------------------|--------------------------|-------------------|
| REGULATOR OUTPUT                                 |                                                                                                                                                                 |                                                                                                                                  |                                          |                  | •                        | •                        | •                 |
| Input Voltage Range                              |                                                                                                                                                                 |                                                                                                                                  | V <sub>IN</sub>                          | 2.5              | -                        | 5.5                      | V                 |
| Output Voltage Accuracy                          | $T_J = -40^{\circ}\text{C to } 125^{\circ}\text{C},$ $V_{IN} = (V_{OUT} + 0.5 \text{ V}) \text{ to } 5.5 \text{ V}$ $I_{OUT} = 1 \text{ mA to } 200 \text{ mA}$ |                                                                                                                                  | V <sub>OUT</sub>                         | -2.5%            | _                        | +2.5%                    | V                 |
| Line Regulation                                  | $V_{IN} = (V_{OUT} + 0.5 \text{ V}) \text{ to } 5.5 \text{ V}, I_{OUT} = 1 \text{ mA}$                                                                          |                                                                                                                                  | ΔV <sub>OUT</sub> /<br>ΔV <sub>IN</sub>  | -                | 0.6                      | 4                        | mV                |
| Load Regulation                                  | I <sub>OUT</sub> = 0 mA                                                                                                                                         | to 200 mA                                                                                                                        | ΔV <sub>OUT</sub> /<br>Δl <sub>OUT</sub> | -                | 0.2                      | 5                        | mV                |
| Dropout Voltage (Note 5)                         | I <sub>OUT</sub> = 200 mA                                                                                                                                       | V <sub>OUT(NOM)</sub> = 2.5 V<br>V <sub>OUT(NOM)</sub> = 2.8 V<br>V <sub>OUT(NOM)</sub> = 3.0 V<br>V <sub>OUT(NOM)</sub> = 3.3 V | V <sub>DO</sub>                          | -<br>-<br>-<br>- | 140<br>120<br>115<br>110 | 230<br>205<br>190<br>185 | mV                |
| Output Current Limit                             | $V_{OUT} = V_{OUT(NOM)} - 0.1 \text{ V}$                                                                                                                        |                                                                                                                                  | I <sub>LIM</sub>                         | 200              | 310                      | 470                      | mA                |
| Output Short Circuit Current                     | V <sub>OUT</sub> = 0V                                                                                                                                           |                                                                                                                                  | I <sub>SC</sub>                          | 205              | 320                      | 490                      | mA                |
| Ground Current                                   | I <sub>OUT</sub> = 0 mA<br>I <sub>OUT</sub> = 200 mA                                                                                                            |                                                                                                                                  | I <sub>GND</sub>                         | -<br>-           | 70<br>75                 | 110<br>130               | μΑ                |
| Disable Current                                  | V <sub>EN</sub> = 0 V                                                                                                                                           |                                                                                                                                  | I <sub>DIS</sub>                         | -                | 0.1                      | 1                        | μΑ                |
| Power Supply Rejection Ratio                     | V <sub>IN</sub> = V <sub>OUT</sub> +1.0 V, V <sub>OUT</sub> = 1.8 V,<br>I <sub>OUT</sub> = 150 mA, f = 1 kHz                                                    |                                                                                                                                  | PSRR                                     | -                | 82                       | _                        | dB                |
| Output Noise Voltage                             | f = 10 Hz to 100 kHz,<br>I <sub>OUT</sub> = 150 mA,<br>V <sub>OUT</sub> = 1.8 V                                                                                 | $C_{\text{noise}}$ = 10 nF<br>$C_{\text{noise}}$ = 100 nF                                                                        | V <sub>N</sub>                           | -<br>-           | 15<br>10                 | _<br>_                   | μV <sub>RMS</sub> |
| Turn-On Time (Note 6)                            | I <sub>OUT</sub> = 150 mA, 0                                                                                                                                    | I <sub>OUT</sub> = 150 mA, C <sub>noise</sub> = 10 nF                                                                            |                                          | -                | 400                      | -                        | μs                |
| Enable Threshold Low<br>High                     |                                                                                                                                                                 |                                                                                                                                  | V <sub>th(EN)</sub>                      | _<br>1.2         | -<br>-                   | 0.4                      | V                 |
| Enable Internal Pull-Down<br>Resistance (Note 7) |                                                                                                                                                                 |                                                                                                                                  | R <sub>PD</sub>                          | 2.5              | 5                        | 10                       | МΩ                |
| Active Discharge Resistance                      | V <sub>EN</sub> = 0 V                                                                                                                                           |                                                                                                                                  | R <sub>DIS</sub>                         | -                | 1                        | -                        | kΩ                |
| Thermal Shutdown                                 | Shutdown, Temperature increasing                                                                                                                                |                                                                                                                                  | T <sub>SDU</sub>                         | -                | 150                      | -                        | °C                |
|                                                  | Reset, Temperature decreasing                                                                                                                                   |                                                                                                                                  | T <sub>SDD</sub>                         | -                | 135                      | -                        | °C                |
| Operating Junction Temperature                   |                                                                                                                                                                 |                                                                                                                                  | TJ                                       | -40              |                          | 125                      | °C                |

<sup>4.</sup> Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at  $T_J = T_A = 25$ °C. Low

<sup>4.</sup> Ferrormance guaranteed over the indicated operating temperature range by design and/or characterization tested at 13 = 14 = 25 °C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.
5. Measured when the output voltage falls 100 mV below the nominal output voltage (nominal output voltage is the voltage at the output measured under the condition V<sub>IN</sub> = V<sub>OUT</sub> + 0.5 V). In the case of devices having the nominal output voltage V<sub>OUT</sub> = 1.8 V the minimum input to output voltage differential is given by the V<sub>IN(MIN)</sub> = 2.5 V.
6. The turn-on time is the time from asserting the EN to the point where output voltage reaches 98% nominal voltage level.

<sup>7.</sup> Expected to disable the device when EN pin is floating.



Figure 3. Output Voltage vs. Junction Temperature, V<sub>OUT</sub> = 1.8 V



Figure 4. Output Voltage vs. Junction
Temperature, V<sub>OUT</sub> = 2.8 V



Figure 5. Output Voltage vs. Junction
Temperature, V<sub>OUT</sub> = 3.0 V



Figure 6. Output Voltage vs. Junction Temperature, V<sub>OUT</sub> = 3.3 V

Figure 7. Dropout Voltage vs. Output Current,

VouT = 2.8 V



Figure 8. Dropout Voltage vs. Output Current,  $V_{OUT}$  = 3.0 V

Figure 9. Dropout Voltage vs. Output Current,  $V_{OUT} = 3.3 \text{ V}$ 



Figure 10. PSRR vs. Frequency, 1.8 V Output Voltage Option,  $C_{OUT}$  = 1  $\mu F$ ,  $C_{noise}$  = 10 nF



Figure 11. PSRR vs. Frequency, 1.8 V Output Voltage Option,  $C_{OUT} = 1\mu F, C_{noise} = 100nF$ 



Figure 12. PSRR vs. Frequency, 1.8 V Output Voltage Option,  $C_{OUT}$  = 4.7  $\mu\text{F},~C_{noise}$  = 10 nF



Figure 13. PSRR vs. Frequency, 1.8V Output Voltage Option,  $C_{OUT} = 4.7 \mu F$ ,  $C_{noise} = 100 nF$ 



Figure 14. PSRR vs. Frequency, 2.8 V Output Voltage Option,  $C_{OUT}$  = 1  $\mu F$ ,  $C_{noise}$  = 10 nF



Figure 15. PSRR vs. Frequency, 2.8 V Output Voltage Option,  $C_{OUT} = 1 \mu F$ ,  $C_{noise} = 100 nF$ 



Figure 16. PSRR vs. Frequency, 2.8 V Output Voltage Option, C<sub>OUT</sub> = 4.7 μF, C<sub>noise</sub> = 10 nF



Figure 17. PSRR vs. Frequency, 2.8 V Output Voltage Option,  $C_{OUT}$  = 4.7  $\mu$ F,  $C_{noise}$  = 100 nF



Figure 18. Output Noise vs. Frequency,  $C_{OUT} = 1 \mu F$ ,  $C_{noise} = 10 nF$ ,  $I_{OUT} = 50 mA$ 



Figure 19. Output Noise vs. Frequency,  $C_{OUT}$  = 1  $\mu$ F,  $C_{noise}$  = 100 nF,  $I_{OUT}$  = 50 mA



Figure 20. Output Noise vs. Frequency,  $C_{OUT}$  = 1  $\mu$ F,  $C_{noise}$  = 10 nF,  $I_{OUT}$  = 200 mA



Figure 21. Output Noise vs. Frequency,  $C_{OUT}$  = 1  $\mu$ F,  $C_{noise}$  = 100 nF,  $I_{OUT}$  = 200 mA



Figure 22. Output Noise vs. Noise Bypass Capacitance,  $C_{OUT}$  = 1  $\mu$ F,  $V_{OUT}$  = 3.3 V,  $I_{OUT}$  = 200 mA

Figure 23. Output Noise vs. Output Capacitance,  $C_{noise}$  = 100 nF,  $V_{OUT}$  = 3.3 V,  $I_{OUT}$  = 200 mA



Figure 24. Output Noise vs. Load Current,  $C_{noise}$  = 10 nF,  $C_{OUT}$  = 1  $\mu F$ 

Figure 25. Output Noise vs. Load Current,  $C_{noise}$  = 100 nF,  $C_{OUT}$  = 1  $\mu F$ 



Figure 26. Load Transient Response,  $V_{OUT}$  = 1.8 V,  $C_{OUT}$  = 4.7  $\mu$ F,  $C_{noise}$  = 100 nF



Figure 27. Load Transient Response,  $V_{OUT}$  = 1.8 V,  $C_{OUT}$  = 1  $\mu F$ ,  $C_{noise}$  = 100 nF



Figure 28. Load Transient Response,  $V_{OUT}$  = 3.3 V,  $C_{OUT}$  = 4.7  $\mu$ F,  $C_{noise}$  = 100 nF



Figure 29. Load Transient Response,  $V_{OUT}$  = 3.3 V,  $C_{OUT}$  = 1  $\mu$ F,  $C_{noise}$  = 100 nF



Figure 30. Line Transient Response,  $V_{OUT}$  = 1.8 V,  $C_{OUT}$  = 1  $\mu$ F,  $I_{OUT}$  = 30 mA



Figure 31. Line Transient Response,  $V_{OUT}$  = 1.8 V,  $C_{OUT}$  = 1  $\mu$ F,  $I_{OUT}$  = 200 mA



Figure 32. Line Transient Response,  $V_{OUT} = 3.0 \text{ V}, C_{OUT} = 1 \text{ } \mu\text{F}, I_{OUT} = 30 \text{ mA}$ 



Figure 33. Line Transient Response,  $V_{OUT}$  = 3.0 V,  $C_{OUT}$  = 1  $\mu F$ ,  $I_{OUT}$  = 200 mA



Figure 34. Turn–On Response  $V_{OUT} = 3.3 \text{ V, } C_{OUT} = 1 \mu\text{F, } I_{OUT} = 30 \text{ mA}$ 



Figure 35. Turn-On Response  $V_{OUT}$  = 3 V,  $C_{OUT}$  = 1  $\mu$ F,  $I_{OUT}$  = 30 mA



Figure 36. Turn–On Response  $V_{OUT}$  = 1.8 V,  $C_{OUT}$  = 1  $\mu$ F,  $I_{OUT}$  = 30 mA



Figure 37. Turn-Off Response  $V_{OUT} = 3.3 \text{ V}, C_{OUT} = 1 \mu\text{F}$ 



Figure 38. Turn-Off Response  $V_{OUT} = 3 \text{ V, } C_{OUT} = 1 \mu F$ 



 $V_{OUT} = 1.8 \text{ V}, C_{OUT} = 1 \mu\text{F}$ 

Capacitance,  $C_{OUT} = 1 \mu F$ ,  $I_{OUT} = 0 mA$  -200 mA



Figure 41. Short-Circuit Protection,  $V_{OUT}$  = 3 V,  $C_{OUT}$  = 1  $\mu$ F,  $C_{noise}$  = 100 nF



Figure 42. Short-Circuit Current vs. Junction Temperature, V<sub>OUT</sub> = 1.8 V, 3.3 V



Figure 43. Thermal Shutdown Protection  $V_{OUT}$  = 3 V,  $C_{noise}$  = 100 nF,  $C_{OUT}$  = 1  $\mu$ F



Figure 44. Output Voltage vs. Input Voltage,  $V_{OUT}$  = 1.8 V,  $C_{OUT}$  = 1  $\mu$ F



Figure 45. Output Voltage vs. Input Voltage,  $V_{OUT} = 2.8 \ V, \ C_{OUT} = 1 \ \mu F$ 



Figure 46. Output Voltage vs. Input Voltage,  $V_{OUT} = 3.3 \ V, \ C_{OUT} = 1 \ \mu F$ 



Figure 47. Output Voltage vs. Input Voltage,  $V_{OUT}$  = 1.8 V,  $C_{OUT}$  = 1  $\mu F$ 



Figure 48. Output Voltage vs. Input Voltage,  $V_{OUT}$  = 2.8 V,  $C_{OUT}$  = 1  $\mu F$ 



Figure 49. Output Voltage vs. Input Voltage,  $V_{OUT}$  = 3.3 V,  $C_{OUT}$  = 1  $\mu F$ 



Figure 50. Quiescent Current vs. Input Voltage,  $V_{OUT} = 2.8 \text{ V}$ ,  $C_{OUT} = 1 \mu\text{F}$ 



Figure 51. Quiescent Current vs. Input Voltage,  $V_{OUT}$  = 3.3 V,  $C_{OUT}$  = 1  $\mu F$ 



Figure 52. Quiescent Current vs. Output Current, V<sub>OUT</sub> = 3.3 V



Figure 53. Quiescent Current vs. Output Current, V<sub>OUT</sub> = 3.0 V



Figure 54. Quiescent Current vs. Output Current, V<sub>OUT</sub> = 2.8 V



Figure 55. Quiescent Current vs. Output Current, V<sub>OUT</sub> = 1.8 V



Figure 56. Output Capacitor ESR vs. Output
Current

#### **APPLICATIONS INFORMATION**

#### General

The NCP700B is a high performance 200 mA low dropout linear regulator. This device delivers excellent noise and dynamic performance consuming only 75  $\mu$ A (typ) quiescent current at full load, with the PSRR of (typ) 82 dB at 1 kHz. Excellent load transient performance and small package size makes the device ideal for portable applications.

Logic EN input provides ON/OFF control of the output voltage. When the EN is low the device consumes as low as typically  $0.1~\mu A$ .

Access to the major contributor of noise within the integrated circuit – Bandgap Reference is provided through the BYP pin. This allows bypassing the source of noise by the noise reduction capacitor and reaching noise levels below  $10\,\mu V_{RMS}$ .

The device is fully protected in case of output short circuit condition and overheating assuring a very robust design.

### Input Capacitor Requirements (CIN)

It is recommended to connect a 1  $\mu F$  ceramic capacitor between IN pin and GND pin of the device. This capacitor will provide a low impedance path for unwanted AC signals or noise present on the input voltage. The input capacitor will also limit the influence of input trace inductances and Power Supply resistance during sudden load current changes. Higher capacitances will improve the line transient response.

#### Output Capacitor Requirements (COUT)

The NCP700B has been designed to work with low ESR ceramic capacitors on the output. The device will also work with other types of capacitors until the minimum value of capacitance is assured and the capacitor ESR is within the specified range. Generally it is recommended to use 1  $\mu F$  or larger X5R or X7R ceramic capacitor on the output pin.

# Noise Bypass Capacitor Requirements (C<sub>noise</sub>)

The  $C_{noise}$  capacitor is connected directly to the high impedance node. Any loading on this pin like the connection of oscilloscope probe, or the  $C_{noise}$  capacitor leakage will cause a voltage drop in regulated output voltage. The minimum value of noise bypass capacitor is 10 nF. Values below 10 nF should be avoided due to possible Turn–On overshoot. Particular value should be chosen based on the output noise requirements (Figure 22). Larger values of  $C_{noise}$  will improve the output noise and PSRR but will increase the regulator Turn–On time.

### **Enable Operation**

The enable function is controlled by the logic pin EN. The voltage threshold of this pin is set between 0.4 V and 1.2 V. Voltage lower than 0.4 V guarantees the device is off. Voltage higher than 1.2 V guarantees the device is on. The NCP700B enters a sleep mode when in the off state drawing less than typically 0.1  $\mu A$  of quiescent current. The internal

5 M $\Omega$  pull-down resistor (R<sub>PD</sub>) assures that the device is turned off when EN pin is not connected.

The device can be used as a simple regulator without use of the chip enable feature by tying the EN to the IN pin.

#### **Active Discharge**

Active discharge circuitry has been implemented to insure a fast  $V_{OUT}$  turn off time. When EN goes low, the active discharge transistor turns on creating a path to discharge the output capacitor  $C_{OUT}$  through 1 k $\Omega$  (R<sub>DIS</sub>) resistor.

#### Turn-On Time

The Turn–On time of the regulator is defined as the time needed to reach the output voltage which is 98%  $V_{OUT}$  after assertion of the EN pin. This time is determined by the noise bypass capacitance  $C_{noise}$  and nominal output voltage level  $V_{OUT}$  according the following formula:

$$t_{ON}[s] = C_{noise}[F] \cdot \frac{V_{OUT}[V]}{68 \cdot 10^{-6}[A]}$$
 (eq. 1)

Example:

Using  $C_{\text{noise}} = 100 \text{ nF}$ ,  $V_{\text{OUT}} = 3 \text{ V}$ ,  $C_{\text{OUT}} = 1 \mu\text{F}$ ,

$$t_{ON} = 100 \cdot 10^{-9} \cdot \frac{3}{68 \cdot 10^{-6}} = 4.41 \text{ ms}$$

The Turn–On time is independent of the load current and output capacitor  $C_{OUT}$ . To avoid output voltage overshoot during Turn–On please select  $C_{noise} \ge 10$  nF.

### **Current Limit**

Output Current is internally limited within the IC to a typical 310 mA. The NCP700B will source this amount of current measured with a voltage 100 mV lower than the typical operating output voltage. If the Output Voltage is directly shorted to ground ( $V_{OUT}=0~V$ ), the short circuit protection will limit the output current to 320 mA (typ). The current limit and short circuit protection will work properly up to  $V_{IN}=5.5~V$  at  $T_A=25^{\circ}C$ . There is no limitation for the short circuit duration.

### Thermal Shutdown

When the die temperature exceeds the Thermal Shutdown threshold ( $T_{SDU} - 150^{\circ}C$  typical), Thermal Shutdown event is detected and the output ( $V_{OUT}$ ) is turned off.

The IC will remain in this state until the die temperature decreases below the Thermal Shutdown Reset threshold  $(T_{SDU} - 135^{\circ}C)$  typical). Once the IC temperature falls below the  $135^{\circ}C$  the LDO is turned—on again.

The thermal shutdown feature provides the protection from a catastrophic device failure due to accidental overheating. This protection is not intended to be used as a substitute for proper heat sinking.

#### **Reverse Current**

The PMOS pass transistor has an inherent body diode which will conduct the current in case that the  $V_{OUT} > V_{IN}$ .

Such condition could exist in the case of pulling the  $V_{IN}$  voltage to ground. Then the output capacitor voltage will be partially discharged through the PMOS body diode. It have been verified that the device will not be damaged if the output capacitance is less than 22  $\mu F$ . If however larger output capacitors are used or extended reverse current condition is anticipated the device may require additional external protection against the excessive reverse current.

#### **Output Noise**

If we neglect the noise coming from the (IN) input pin of the LDO, the main contributor of noise present on the output pin (OUT) is the internal bandgap reference. This is because any noise which is generated at this node will be subsequently amplified through the error amplifier and the PMOS pass device. Access to the bandgap reference node is supplied through the BYP pin. For the 1.8 V output voltage option Noise can be reduced from a typical value of

 $15 \mu Vrms$  by using 10 nF to less than 10  $\mu Vrms$  by using a 100 nF from the BYP pin to ground. For more information please refer to Figures 22 through 24.

#### **Minimum Load Current**

NCP700B does not require any minimum load current for stability. The minimum load current is assured by the internal circuitry.

#### **Power Dissipation**

For given ambient temperature  $T_A$  and thermal resistance  $R_{\theta JA}$  the maximum device power dissipation can be calculated by:

$$P_{D(MAX)} = \frac{125 - T_A}{\theta_{JA}}$$
 (eq. 2)

For reliable operation junction temperature should be limited to +125°C.



Figure 57. Thermal Resistance and Maximum Power Dissipation vs. Copper Area (WDFN6)



Figure 58. Thermal Resistance and Maximum Power Dissipation vs. Copper Area (TSOP-5)

#### **Load Regulation**

The NCP700B features very good load regulation of 5 mV Max. in 0 mA to 200 mA range. In order to achieve this very good load regulation a special attention to PCB design is necessary. The trace resistance from the OUT pin to the point of load can easily approach 100 m $\Omega$  which will cause 20 mV voltage drop at full load current, deteriorating the excellent load regulation.

#### **Power Supply Rejection Ratio**

The NCP700b features excellent Power Supply Rejection ratio. The PSRR can be tuned by selecting proper  $C_{noise}$  and  $C_{OUT}$  capacitors.

In the frequency range from 10 Hz up to about 10 kHz the larger noise bypass capacitor  $C_{\rm noise}$  will help to improve the PSRR. At the frequencies above 10 kHz the addition of higher  $C_{\rm OUT}$  output capacitor will result in improved PSRR.

### **PCB Layout Recommendations**

Connect the input  $(C_{IN})$ , output  $(C_{OUT})$  and noise bypass capacitors  $(C_{noise})$  as close as possible to the device pins.

The C<sub>noise</sub> capacitor is connected to high impedance BYP pin and thus the length of the trace between the capacitor and

the pin should be as small as possible to avoid noise pickup. In order to minimize the solution size use 0402 or 0603 capacitors. To obtain small transient variations and good regulation characteristics place  $C_{\rm IN}$  and  $C_{\rm OUT}$  capacitors close to the device pins and make the PCB traces wide. Larger copper area connected to the pins will also improve the device thermal resistance.

The actual power dissipation can be calculated by the formula:

$$P_{D} = (V_{IN} - V_{OUT})I_{OUT} + V_{IN}I_{GND}$$
 (eq. 3)

#### Line Regulation

The NCP700B features very good line regulation of 0.6 mV/V (typ). Furthermore the detailed Output Voltage vs. Input Voltage characteristics (Figures 47 through 49) show that up to  $V_{IN} = 5 \, V$  the Output Voltage deviation is typically less than  $250 \, \mu V$  for  $1.8 \, V$  output voltage option and less than  $150 \, \mu V$  for higher output voltage options. Above the  $V_{IN} = 5 \, V$  the output voltage falls rapidly which leads to the typical  $0.6 \, mV/V$ .

#### **ORDERING INFORMATION**

| Device         | Nominal Output Voltage | Marking | Package             | Shipping <sup>†</sup> |  |  |
|----------------|------------------------|---------|---------------------|-----------------------|--|--|
| NCP700BMT18TBG | 1.8 V                  | J       |                     |                       |  |  |
| NCP700BMT25TBG | 2.5 V                  | Q       | WDFN6<br>1.5 x 1.5  |                       |  |  |
| NCP700BMT28TBG | 2.8 V                  | K       |                     | 3000 / Tape & Reel    |  |  |
| NCP700BMT30TBG | 3.0 V                  | L       | (Pb-Free)           |                       |  |  |
| NCP700BMT33TBG | 3.3 V                  | Р       | 1                   |                       |  |  |
| NCP700BSN18T1G | 1.8 V                  | ADQ     |                     |                       |  |  |
| NCP700BSN25T1G | 2.5 V                  | AD3     | 1                   |                       |  |  |
| NCP700BSN28T1G | 2.8 V                  | ADR     | TSOP-5<br>(Pb-Free) | 3000 / Tape & Reel    |  |  |
| NCP700BSN30T1G | 3.0 V                  | ADT     | ]                   |                       |  |  |
| NCP700BSN33T1G | 3.3 V                  | ADU     |                     |                       |  |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



# TSOP-5 3.00x1.50x0.95, 0.95P **CASE 483**

**ISSUE P** 

**DATE 01 APR 2024** 

#### NOTES:

- DIMENSIONING AND TOLERANCING CONFORM TO ASME 1. Y14.5-2018.
- 2.
- ALL DIMENSION ARE IN MILLIMETERS (ANGLES IN DEGREES). MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. 3. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.
- DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OF GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION D.
- OPTIONAL CONSTRUCTION: AN ADDITIONAL TRIMMED LEAD IS ALLOWED IN THIS LOCATION. TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY.



| DIM  | MILLIMETERS |       |       |  |
|------|-------------|-------|-------|--|
| ININ | MIN.        | NOM.  | MAX.  |  |
| А    | 0.900       | 1.000 | 1.100 |  |
| A1   | 0.010       | 0.055 | 0.100 |  |
| A2   | 0.950 REF.  |       |       |  |
| b    | 0.250       | 0.375 | 0.500 |  |
| С    | 0.100       | 0.180 | 0.260 |  |
| D    | 2.850       | 3.000 | 3.150 |  |
| E    | 2.500       | 2.750 | 3.000 |  |
| E1   | 1.350       | 1.500 | 1.650 |  |
| е    | 0.950 BSC   |       |       |  |
| L    | 0.200       | 0.400 | 0.600 |  |
| Θ    | 0.          | 5°    | 10°   |  |



RECOMMENDED MOUNTING FOOTPRINT\*

FOR ADDITIONAL INFORMATION ON OUR Pb-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

# NOTE 5 В Ė1 PIN 1 **IDENTIFIER** ΙAŀ TOP VIEW





#### **GENERIC MARKING DIAGRAM\***





Discrete/Logic

= Date Code

XXX = Specific Device Code

= Pb-Free Package

XXX = Specific Device Code

= Assembly Location

= Year W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

Μ

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

**DOCUMENT NUMBER:** 

98ARB18753C

Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

**DESCRIPTION:** 

TSOP-5 3.00x1.50x0.95, 0.95P

PAGE 1 OF 1

onsemi and ONSEMi, are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.



**DETAIL A** 

**BOTTOM VIEW** 



6X **b** 

0.10 Ф 0.05 CAB

C NOTE 3

WDFN6 1.5x1.5, 0.5P CASE 511BJ

# **DATE 06 OCT 2015**

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION b APPLIES TO PLATED
  TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30mm FROM TERMINAL TIP. COPLANARITY APPLIES TO THE EXPOSED
- PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |       |  |  |
|-----|-------------|-------|--|--|
| DIM | MIN         | MAX   |  |  |
| Α   | 0.70        | 0.80  |  |  |
| A1  | 0.00        | 0.05  |  |  |
| A3  | 0.20        | REF   |  |  |
| b   | 0.20        | 0.30  |  |  |
| D   | 1.50 BSC    |       |  |  |
| E   | 1.50 BSC    |       |  |  |
| е   | 0.50        | ) BSC |  |  |
| L   | 0.40        | 0.60  |  |  |
| L1  |             | 0.15  |  |  |
| 12  | 0.50        | 0.70  |  |  |

#### **GENERIC MARKING DIAGRAM\***



XX = Specific Device Code

= Date Code

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

#### **RECOMMENDED MOUNTING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

\*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON50296E             | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | WDFN6, 1.5 X 1.5, 0.5 P |                                                                                                                                                                                | PAGE 1 OF 1 |  |

onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves brisefin and of 160 m are trademarked so defined values of services and of the confined values and of the values of the confined values and of the values of the confined values and of the values of the special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales