#### Product Preview

# Low Voltage Synchronous Buck Controller

The NCP81044 is a PWM controller designed to operate from a 5 V or 12 V supply. These devices are capable of producing an output voltage as low as 0.8 V. These 8-pin devices provide an optimal level of integration to reduce size and cost of the power supply. The NCP81044 provides a 1 A gate driver design and an internally set 275 kHz oscillator. In addition to the 1 A gate drive capability, other efficiency enhancing features of the gate driver include adaptive non-overlap circuitry. The devices also incorporate an externally compensated error amplifier and a capacitor programmable soft-start function. Protection features include programmable short circuit protection and under voltage lockout (UVLO). The NCP81044 comes in an 8-pin SOIC package.

#### **Features**

- Input Voltage Range from 4.5 to 13.2 V
- 275 kHz Internal Oscillator
- Boost Pin Operates to 30 V
- Voltage Mode PWM Control
- 0.8 V ±1.0 % Internal Reference Voltage
- Adjustable Output Voltage
- Capacitor Programmable Soft-Start
- Internal 1 A Gate Drivers
- 80% Max Duty Cycle
- Input Under Voltage Lockout
- Programmable Current Limit
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Applications**

- Graphics Cards
- Desktop Computers
- Servers / Networking
- DSP & FPGA Power Supply
- DC-DC Regulator Modules



#### ON Semiconductor®

http://onsemi.com

#### **MARKING DIAGRAM**



SOIC-8 D SUFFIX CASE 751



81044 = Specific Device Code

A = Assembly Location

L = Wafer Lot Y = Year

W = Work Week
= Pb-Free Device

#### **PIN CONNECTIONS**



#### ORDERING INFORMATION

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NCP81044DR2G | SOIC-8<br>(Pb-Free) | 2500/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.



Figure 1. Typical Application Diagram



Figure 2. Detailed Block Diagram

#### PIN FUNCTION DESCRIPTION

| Pin No. | Symbol          | Description                                                                                                                                                                                                                                                                                                                                                      |
|---------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | BST             | Supply rail for the floating top gate driver. To form a boost circuit, use an external diode to bring the desired input voltage to this pin (cathode connected to BST pin). Connect a capacitor ( $C_{BST}$ ) between this pin and the PHASE pin. Typical values for $C_{BST}$ range from 0.1 $\mu$ F to 1 $\mu$ F. Ensure that $C_{BST}$ is placed near the IC. |
| 2       | TG              | Top gate MOSFET driver pin. Connect this pin to the gate of the top N-Channel MOSFET.                                                                                                                                                                                                                                                                            |
| 3       | GND             | IC ground reference. All control circuits are referenced to this pin.                                                                                                                                                                                                                                                                                            |
| 4       | BG              | Bottom gate MOSFET driver pin. Connect this pin to the gate of the bottom N-Channel MOSFET.                                                                                                                                                                                                                                                                      |
| 5       | V <sub>CC</sub> | Supply rail for the internal circuitry. Operating supply range is 4.5 V to 13.2 V. Decouple with a 1 $\mu$ F capacitor to GND. Ensure that this decoupling capacitor is placed near the IC.                                                                                                                                                                      |
| 6       | FB              | This pin is the inverting input to the error amplifier. Use this pin in conjunction with the COMP pin to compensate the voltage-control feedback loop. Connect this pin to the output resistor divider (if used) or directly to V <sub>out</sub> .                                                                                                               |
| 7       | COMP/DIS        | Compensation Pin. This is the output of the error amplifier (EA) and the non-inverting input of the PWM comparator. Use this pin in conjunction with the FB pin to compensate the voltage-control feedback loop. The compensation capacitor also acts as a soft-start capacitor. Pull this pin low for disable.                                                  |
| 8       | PHASE           | Switch node pin. This is the reference for the floating top gate driver. Connect this pin to the source of the top MOSFET.                                                                                                                                                                                                                                       |

#### **ABSOLUTE MAXIMUM RATINGS**

| Pin Name                                 | Symbol          | V <sub>MAX</sub>                                      | V <sub>MIN</sub>                            |
|------------------------------------------|-----------------|-------------------------------------------------------|---------------------------------------------|
| Main Supply Voltage Input                | V <sub>CC</sub> | 15 V                                                  | -0.3 V                                      |
| Bootstrap Supply Voltage Input           | BST             | 35 V wrt/PGND<br>40 V < 50 ns wrt/PGND<br>15 V wrt/SW | -0.3 V<br>-0.3 V<br>-0.3 V                  |
| Switching Node (Bootstrap Supply Return) | PHASE           | 35 V<br>40 V < 50 ns                                  | −5.0 V<br>−10 V for < 200 ns                |
| High-Side Driver Output (Top Gate)       | TG              | 30 V wrt/GND<br>15 V wrt/PHASE                        | -0.3 V wrt/PHASE<br>-2 V < 200 ns wrt/PHASE |
| Low-Side Driver Output (Bottom Gate)     | BG              | 15 V                                                  | −0.3 V<br>−5.0 V for < 200 ns               |
| Feedback                                 | FB              | 5.5 V                                                 | -0.3 V                                      |
| COMP/DISABLE                             | COMP/DIS        | 5.5 V                                                 | -0.3 V                                      |

#### **MAXIMUM RATINGS**

| Rating                                                                | Symbol           | Value       | Unit |
|-----------------------------------------------------------------------|------------------|-------------|------|
| Thermal Resistance, Junction-to-Ambient                               | $R_{	heta JA}$   | 165         | °C/W |
| Thermal Resistance, Junction-to-Case                                  | $R_{	hetaJC}$    | 45          | °C/W |
| Operating Junction Temperature Range                                  | TJ               | 0 to 125    | °C   |
| Operating Ambient Temperature Range                                   | T <sub>A</sub>   | 0 to 70     | °C   |
| Storage Temperature Range                                             | T <sub>stg</sub> | -55 to +150 | °C   |
| Lead Temperature Soldering (10 sec): Reflow (SMD styles only) Pb-Free |                  | 260         | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

 $\label{eq:control_control_control} \textbf{ELECTRICAL CHARACTERISTICS} \ (0^{\circ}\text{C} < T_{A} < 70^{\circ}\text{C}; \ 4.5 \ \text{V} < \text{V}_{CC} < 13.2 \ \text{V}, \ 4.5 \ \text{V} < [\text{BST-PHASE}] < 13.2 \ \text{V}, \ 4.5 \ \text{V} < \text{BST} < 30 \ \text{V}, \ 0 \ \text{V} < \text{PHASE} < 21 \ \text{V}, \ C_{TG} = C_{BG} = 1.0 \ \text{nF}, \ \text{for min/max values unless otherwise noted.}$ 

| Characteristic                                      | Conditions                                                      | Min  | Тур  | Max  | Unit      |
|-----------------------------------------------------|-----------------------------------------------------------------|------|------|------|-----------|
| Input Voltage Range                                 | -                                                               | 4.5  | -    | 13.2 | V         |
| Boost Voltage Range                                 | -                                                               | 4.5  | -    | 26.5 | V         |
| Supply Current                                      |                                                                 |      |      |      |           |
| Quiescent Supply Current                            | V <sub>FB</sub> = 1.0 V, No Switching, V <sub>CC</sub> = 13.2 V | 1.0  | -    | 8.0  | mA        |
| Boost Quiescent Current                             | V <sub>FB</sub> = 1.0 V, No Switching, V <sub>CC</sub> = 13.2 V | 0.1  | -    | 1.0  | mA        |
| Under Voltage Lockout                               |                                                                 |      |      |      |           |
| UVLO Threshold                                      | V <sub>CC</sub> Rising Edge                                     | 3.8  | -    | 4.2  | V         |
| UVLO Hysteresis                                     | -                                                               | -    | 350  | -    | mV        |
| Switching Regulator                                 |                                                                 |      |      |      |           |
| VFB Feedback Voltage,<br>Control Loop in Regulation | T <sub>A</sub> = 0 to 70°C                                      | 792  | 800  | 808  | mV        |
| Oscillator Frequency                                | T <sub>A</sub> = 0 to 70°C                                      | 250  | 275  | 300  | kHz       |
| Ramp-Amplitude Voltage                              |                                                                 | 0.8  | 1.1  | 1.4  | V         |
| Minimum Duty Cycle                                  |                                                                 | 0    | -    | -    | %         |
| Maximum Duty Cycle                                  |                                                                 | 80   | 88   | 93   | %         |
| Error Amplifier (GM)                                |                                                                 |      |      |      |           |
| Transconductance                                    |                                                                 | 3.0  | -    | 4.4  | mmho      |
| Open Loop DC Gain                                   |                                                                 | 55   | 70   | -    | DB        |
| Output Source Current                               | V <sub>FB</sub> < 0.8 V                                         | 80   | 120  | -    | μΑ        |
| Output Sink Current                                 | V <sub>FB</sub> > 0.8 V                                         | 80   | 120  | -    |           |
| Input Bias Current                                  |                                                                 | -    | 0.1  | 1.0  | μΑ        |
| Soft-Start                                          |                                                                 |      |      | _    |           |
| SS Source Current                                   | V <sub>FB</sub> < 0.8 V                                         | 8.49 | 11   | 13.3 | μΑ        |
| Switch Over Threshold                               | V <sub>FB</sub> = 0.8 V                                         | -    | 100  | -    | % of Vref |
| Gate Drivers                                        |                                                                 |      |      |      |           |
| Upper Gate Source                                   |                                                                 | _    | 1.0  | -    | Α         |
| Upper Gate Sink                                     | V <sub>CC</sub> = 12 V, VTG = VBG = 2.0 V                       | _    | 1.0  | -    | Α         |
| Lower Gate Source                                   | VCC = 12 V, VTG = VBG = 2.0 V                                   | -    | 1.0  | -    | Α         |
| Lower Gate Sink                                     |                                                                 | -    | 2.0  | -    | Α         |
| TG Falling to BG Rising Delay                       | V <sub>CC</sub> = 12 V, TG < 2.0 V, BG > 2.0 V                  | -    | 40   | 90   | ns        |
| BG Falling to TG Rising Delay                       | V <sub>CC</sub> = 12 V, BG < 2.0 V, TG > 2.0 V                  | -    | 35   | 90   | ns        |
| Enable Threshold                                    |                                                                 | 0.3  | 0.4  | 0.5  | V         |
| Over-Current Protection                             |                                                                 |      |      |      |           |
| OCSET Current Source                                | Sourced from BG pin, before SS                                  | 8.9  | 10   | 11.1 | μΑ        |
| OC Switch-Over Threshold                            |                                                                 | -    | 700  | -    | mV        |
| Fixed OC Threshold                                  |                                                                 | _    | -375 | -    | mV        |

#### TYPICAL CHARACTERISTICS (T<sub>A</sub> = 25°C unless otherwise noted)



Figure 5. Soft Start Sourcing Current vs. Temperature

Figure 6. SCP Threshold vs. Temperature



Figure 7. Reference Voltage ( $V_{ref}$ ) vs. Temperature

#### **DETAILED OPERATING DESCRIPTION**

#### General

The NCP81044 is a PWM controller intended for DC–DC conversion from 5.0 V & 12 V buses. The devices have a 1 A internal gate driver circuit designed to drive N–channel MOSFETs in a synchronous–rectifier buck topology. The output voltage of the converter can be precisely regulated down to 800 mV  $\pm 1.0\%$  when the V $_{FB}$  pin is tied to V $_{OUT}$ . The switching frequency, is internally set to 275 kHz. A high gain operational transconductance error amplifier (OTA) is used.

#### **Duty Cycle and Maximum Pulse Width Limits**

In steady state DC operation, the duty cycle will stabilize at an operating point defined by the ratio of the input to the output voltage. The devices can achieve an 80% duty cycle. There is a built in off-time which ensures that the bootstrap supply is charged every cycle. This part can allow a 12 V to 0.8 V conversion at 275 kHz.

#### Input Voltage Range (V<sub>CC</sub> and BST)

The input voltage range for both  $V_{CC}$  and BST is 4.5 V to 13.2 V with respect to GND and PHASE, respectively. Although BST is rated at 13.2 V with respect to PHASE, it can also tolerate 26.4 V with respect to GND.

#### **External Enable/Disable**

When the Comp pin voltage falls or is pulled externally below the 400 mV threshold, it disables the PWM Logic and the gate drive outputs. In this disabled mode, the operational transconductance amplifier (EOTA) output source current is reduced and limited to the Soft–Start mode of 10  $\mu$ A.

#### **Normal Shutdown Behavior**

Normal shutdown occurs when the IC stops switching because the input supply reaches UVLO threshold. In this case, switching stops, the internal SS is discharged, and all GATE pins go low. The switch node enters a high impedance state and the output capacitors discharge through the load with no ringing on the output voltage.

#### **External Soft-Start**

The NCP81044 features an external soft–start function, which reduces inrush current and overshoot of the output voltage. Soft–start is achieved by using the internal current source of  $10\,\mu\text{A}$  (typ), which charges the external integrator capacitor of the transconductance amplifier. Figure 8 is a typical soft–start sequence. This sequence begins once  $V_{CC}$  surpasses its UVLO threshold and OCP programming is complete. During soft–start, as the Comp Pin rises through  $400\,\text{mV}$ , the PWM Logic and gate drives are enabled. When the feedback voltage crosses  $800\,\text{mV}$ , the EOTA will be given control to switch to its higher regulation mode output current of  $120\,\mu\text{A}$ .



Figure 8. Soft-Start Implementation

#### **UVLO**

Undervoltage Lockout (UVLO) is provided to ensure that unexpected behavior does not occur when  $V_{CC}$  is too low to support the internal rails and power the converter. For the NCP81044, the UVLO is set to permit operation when converting from a 5.0 input voltage.

#### **Overcurrent Threshold Setting**

NCP81044 can easily program an Overcurrent Threshold ranging from 50 mV to 550 mV, simply by adding a resistor (RSET) between BG and GND. During a short period of time following  $V_{CC}$  rising over UVLO threshold, an internal 10  $\mu$ A current ( $I_{OCSET}$ ) is sourced from BG pin, determining a voltage drop across  $R_{OCSET}$ . This voltage drop will be sampled and internally held by the device as Overcurrent Threshold. The OC setting procedure overall time length is about 6 ms. Connecting a  $R_{OCSET}$  resistor between BG and GND, the programmed threshold will be:

$$I_{OCth} = \frac{I_{OCSET} \cdot R_{OCSET}}{R_{DS(on)}}$$
 (eq. 1)

RSET values range from 5 k $\Omega$  to 55 k $\Omega$ . In case R<sub>OCSET</sub> is not connected, the device switches the OCP threshold to a fixed 375 mV value: an internal safety clamp on BG is triggered as soon as BG voltage reaches 700 mV, enabling the 375 mV fixed threshold and ending OC setting phase. The current trip threshold tolerance is  $\pm 25$  mV. The accuracy of the set point is best at the highest set point (550 mV). The accuracy will decrease as the set point decreases.

#### **Current Limit Protection**

In case of a short circuit or overload, the low-side (LS) FET will conduct large currents. The controller will shut down the regulator in this situation for protection against overcurrent. The low-side R<sub>DS(on)</sub> sense is implemented at the end of each of the LS-FET turn-on duration to sense the over current trip point. While the LS driver is on, the Phase voltage is compared to the internally generated OCP trip voltage. If the phase voltage is lower than OCP trip voltage, an overcurrent condition occurs and a counter is initiated. When the counter completes, the PWM logic and both HS-FET and LS-FET are turned off. The controller has to

go through a Power On Reset (POR) cycle to reset the OCP fault.

#### **Drivers**

The NCP81044 includes gate drivers to switch external N-channel MOSFETs. This allows the devices to address high-power as well as low-power conversion requirements. The gate drivers also include adaptive non-overlap circuitry. The non-overlap circuitry increase efficiency, which minimizes power dissipation, by minimizing the body diode conduction time.

A detailed block diagram of the non-overlap and gate drive circuitry used in the chip is shown in Figure 9.



Figure 9. Block Diagram

Careful selection and layout of external components is required, to realize the full benefit of the onboard drivers. The capacitors between  $V_{CC}$  and GND and between BST and SWN must be placed as close as possible to the IC. The current paths for the TG and BG connections must be optimized. A ground plane should be placed on the closest layer for return currents to GND in order to reduce loop area and inductance in the gate drive circuit.

#### **APPLICATION SECTION**

#### **Input Capacitor Selection**

The input capacitor has to sustain the ripple current produced during the on time of the upper MOSFET, so it must have a low ESR to minimize the losses. The RMS value of this ripple is:

$$lin_{RMS} = I_{OUT} \sqrt{D \times (1 - D)} ,$$

where D is the duty cycle,  $Iin_{RMS}$  is the input RMS current, &  $I_{OUT}$  is the load current. The equation reaches its maximum value with D = 0.5. Loss in the input capacitors can be calculated with the following equation:

$$P_{CIN} = ESR_{CIN} \times lin_{BMS}^{2}$$
,

where  $P_{CIN}$  is the power loss in the input capacitors &  $ESR_{CIN}$  is the effective series resistance of the input capacitance. Due to large dI/dt through the input capacitors, electrolytic or ceramics should be used. If a tantalum must be used, it must by surge protected. Otherwise, capacitor failure could occur.

#### **Calculating Input Start-up Current**

To calculate the input start up current, the following equation can be used.

$$I_{inrush} = \frac{C_{OUT} \times V_{OUT}}{t_{SS}} ,$$

where  $I_{inrush}$  is the input current during start-up,  $C_{OUT}$  is the total output capacitance,  $V_{OUT}$  is the desired output voltage, and  $t_{SS}$  is the soft start interval.

If the inrush current is higher than the steady state input current during max load, then the input fuse should be rated accordingly, if one is used.

#### **Calculating Soft Start Time**

To calculate the soft start time, the following equation can be used.

$$t_{ss} = \frac{(C_p + C_c) * \Delta V}{I_{ss}}$$

Where  $C_c$  is the compensation as well as the soft start capacitor,

 $\mathbf{C}_{\mathbf{p}}$  is the additional capacitor that forms the second pole.

Iss is the soft start current

 $\Delta V$  is the comp voltage from 0.9 V to until it reaches regulation: ((d \* ramp) + 0.9)

#### **Output Capacitor Selection**

The output capacitor is a basic component for the fast response of the power supply. In fact, during load transient, for the first few microseconds it supplies the current to the load. The controller immediately recognizes the load transient and sets the duty cycle to maximum, but the current slope is limited by the inductor value.

During a load step transient the output voltage initial drops due to the current variation inside the capacitor and the

ESR. ((neglecting the effect of the effective series inductance (ESL)):

$$\Delta V_{OUT-FSR} = \Delta I_{OUT} \times ESR_{COUT}$$

where  $V_{OUT\text{-}ESR}$  is the voltage deviation of  $V_{OUT}$  due to the effects of ESR and the ESR<sub>COUT</sub> is the total effective series resistance of the output capacitors.

A minimum capacitor value is required to sustain the current during the load transient without discharging it. The voltage drop due to output capacitor discharge is given by the following equation:

$$\Delta V_{OUT\text{-DISCHARGE}} = \frac{\Delta I_{OUT}^{\ 2} \times L_{OUT}}{2 \times C_{OUT} \times (V_{IN} \times D - V_{OUT})} \ ,$$

where  $V_{OUT\text{-}DISCHARGE}$  is the voltage deviation of  $V_{OUT}$  due to the effects of discharge,  $L_{OUT}$  is the output inductor value &  $V_{IN}$  is the input voltage.

It should be noted that  $\Delta V_{OUT\text{-}DISCHARGE}$  and  $\Delta V_{OUT\text{-}ESR}$  are out of phase with each other, and the larger of these two voltages will determine the maximum deviation of the output voltage (neglecting the effect of the ESL).

#### **Inductor Selection**

Both mechanical and electrical considerations influence the selection of an output inductor. From a mechanical perspective, smaller inductor values generally correspond to smaller physical size. Since the inductor is often one of the largest components in the regulation system, a minimum inductor value is particularly important in space-constrained applications. From an electrical perspective, the maximum current slew rate through the output inductor for a buck regulator is given by:

$$SlewRate_{LOUT} = \frac{V_{IN} - V_{OUT}}{L_{OUT}}$$

This equation implies that larger inductor values limit the regulator's ability to slew current through the output inductor in response to output load transients. Consequently, output capacitors must supply the load current until the inductor current reaches the output load current level. This results in larger values of output capacitance to maintain tight output voltage regulation. In contrast, smaller values of inductance increase the regulator's maximum achievable slew rate and decrease the necessary capacitance, at the expense of higher ripple current. The peak-to-peak ripple current for NCP81044 is given by the following equation:

$$lpk - pk_{LOUT} = \frac{V_{OUT}(1 - D)}{L_{OUT} \times 275 \text{ kHz}},$$

where  $Ipk-pk_{LOUT}$  is the peak to peak current of the output. From this equation it is clear that the ripple current increases as  $L_{OUT}$  decreases, emphasizing the trade-off between dynamic response and ripple current.

#### **Feedback and Compensation**

The NCP81044 allows the output of the DC-DC converter to be adjusted from 0.8~V to 5.0~V via an external resistor divider network. The controller will try to maintain 0.8~V at the feedback pin. Thus, if a resistor divider circuit was placed across the feedback pin to  $V_{OUT}$ , the controller will regulate the output voltage proportional to the resistor divider network in order to maintain 0.8~V at the FB pin.



The relationship between the resistor divider network above and the output voltage is shown in the following equation:

$$R_2 = R_1 \times \left( \frac{V_{REF}}{V_{OUT} - V_{REF}} \right)$$

Resistor R1 is selected based on a design tradeoff between efficiency and output voltage accuracy. For high values of R1 there is less current consumption in the feedback network, However the trade off is output voltage accuracy due to the bias current in the error amplifier. The output voltage error of this bias current can be estimated using the following equation (neglecting resistor tolerance):

$$Error\% = \frac{0.1~\mu A \times R_1}{V_{REF}} \times 100\%$$

Once R1 has been determined, R2 can be calculated.



Figure 10. Type II Transconductance Error Amplifier

Figure 10 shows a typical Type II transconductance error amplifier (EOTA). The compensation network consists of the internal error amplifier and the impedance networks ZIN ( $R_1$ ,  $R_2$ ) and external  $Z_{FB}$  ( $R_c$ ,  $C_c$  and  $C_p$ ). The compensation network has to provide a closed loop transfer function with the highest 0 dB crossing frequency to have fast response (but always lower than  $F_{SW}/8$ ) and the highest gain in DC conditions to minimize the load regulation. A stable control loop has a gain crossing with -20 dB/decade slope and a phase margin greater than 45°. Include worst-case component variations when determining phase margin. Loop stability is defined by the compensation

network around the EOTA, the output capacitor, output inductor and the output divider. Figure 11 shows the open loop and closed loop gain plots.

#### Compensation Network Frequency:

The inductor and capacitor form a double pole at the frequency

$$F_{LC} = \frac{1}{2\pi \times \sqrt{L_o \times C_o}}$$

The ESR of the output capacitor creates a "zero" at the frequency,

$$F_{ESR} = \frac{1}{2\pi \times ESR \times C_o}$$

The zero of the compensation network is formed as,

$$F_Z = \frac{1}{2\pi \times R_c C_c}$$

The pole of the compensation network is calculated as,

$$F_p = \frac{1}{2\pi \times R_c \times C_p}$$



Figure 11. Gain Plot of the Error Amplifier

#### **Thermal Considerations**

The power dissipation of the NCP81044 varies with the MOSFETs used,  $V_{\rm CC}$ , and the boost voltage ( $V_{\rm BST}$ ). The average MOSFET gate current typically dominates the control IC power dissipation. The IC power dissipation is determined by the formula:

$$P_{IC} = (I_{CC} \times V_{CC}) + P_{TG} + P_{BG}$$

Where:

 $P_{IC}$  = control IC power dissipation,

 $I_{CC}$  = IC measured supply current,

 $V_{CC}$  = IC supply voltage,

 $P_{TG}$  = top gate driver losses,

 $P_{BG}$  = bottom gate driver losses.

The upper (switching) MOSFET gate driver losses are:

$$P_{TG} = Q_{TG} \times f_{SW} \times V_{BST}$$

Where:

Q<sub>TG</sub> = total upper MOSFET gate charge at VBST,

 $f_{SW}$  = the switching frequency,

 $V_{BST}$  = the BST pin voltage.

The lower (synchronous) MOSFET gate driver losses are:

$$P_{BG} = Q_{BG} \times f_{SW} \times V_{CC}$$

Where:

 $Q_{BG}$  = total lower MOSFET gate charge at  $V_{CC}$ .

The junction temperature of the control IC can then be calculated as:

$$T_{J} = T_A + P_{IC} \times \theta_{JA}$$

Where:

 $T_{\rm J}$  = the junction temperature of the IC,

 $T_A$  = the ambient temperature,

 $\theta_{JA}$  = the junction-to-ambient thermal resistance of the IC package.

The package thermal resistance can be obtained from the specifications section of this data sheet and a calculation can be made to determine the IC junction temperature. However, it should be noted that the physical layout of the board, the proximity of other heat sources such as MOSFETs and inductors, and the amount of metal connected to the IC, impact the temperature of the device. Use these calculations as a guide, but measurements should be taken in the actual application.

#### **Layout Considerations**

As in any high frequency switching converter, layout is very important. Switching current from one power device to another can generate voltage transients across the impedances of the interconnecting bond wires and circuit traces. These interconnecting impedances should be minimized by using wide, short printed circuit traces. The critical components should be located as close together as possible using ground plane construction or single point grounding. The figure below shows the critical power components of the converter. To minimize the voltage overshoot the interconnecting wires indicated by heavy lines should be part of ground or power plane in a printed circuit board. The components shown in the figure below should be located as close together as possible. Please note that the capacitors C<sub>IN</sub> and C<sub>OUT</sub> each represent numerous physical capacitors. It is desirable to locate the NCP81044 within 1 inch of the MOSFETs, Q1 and Q2. The circuit traces for the MOSFETs' gate and source connections from the NCP81044 must be sized to handle up to 2 A peak current.



Figure 12. Components to be Considered for Layout Specifications

### DESIGN EXAMPLE I: Type II Compensation (Electrolytic Cap. with large ESR)

 $\begin{array}{lll} \text{Switching Frequency} & F_{SW} = 275 \text{ KHz} \\ \text{Output Capacitance} & R_{ESR} = 45 \text{ m}\Omega/\text{Each} \\ \text{Output Capacitance} & C_{out} = 2 \times 1800 \, \mu\text{F} \\ \text{Output Inductance} & L_{out} = 1 \, \mu\text{H} \\ \text{Input Voltage} & V_{in} = 12 \, \text{V} \\ \text{Output Voltage} & V_{out} = 1.6 \, \text{V} \\ \end{array}$ 

Choose the loop gain crossover frequency;

$$F_{co} = \frac{1}{5} \times F_{sw} = 55 \text{ KHz}$$

The corner frequency of the output filter is calculated below;

$$F_{LC} = \frac{1}{2 \times \pi \times \sqrt{1 \ \mu H \times 3600 \ \mu F}} = 2.65 \ KHz$$

Check that the ESR zero frequency is not too high;

$$\begin{split} F_{ESR} &= \frac{1}{2 \times \pi \times R_{ESR} \times C_{O}} < \frac{F_{co}}{10} \\ F_{ESR} &= \frac{1}{2 \times \pi \times \frac{45 \text{ m}\Omega}{2} \times (1800 \text{ } \mu\text{F} \times 2)} = 2 \text{ KHz} \end{split}$$

If ESR zero is larger than  $F_{co}/10$ , Type III compensation is necessary.

Choose C<sub>C</sub> for the crossover frequency and the soft start

$$C_{C} = 100 \text{ nF}$$

The compensation capacitor  $(C_C)$  is related to the loop gain magnitude, zero position and the soft start. By adjusting the value of this compensation capacitor, the crossover frequency and the soft start time can be adjusted.

Zero of the compensation network is calculated as follows;

$$\begin{aligned} F_Z &= F_{LC} = 2.65 \text{ KHz} \\ R_C &= \frac{1}{2 \times \pi \times F_z \times C_C} \\ &= \frac{1}{2 \times \pi \times 2.65 \text{ kHz} \times 100 \text{ nF}} = 600.6 \ \Omega \end{aligned}$$

Pole of the compensation network is calculated as follows:

$$\begin{split} F_p &= F_{\text{sw}} = 275 \text{ KHz} \\ C_p &= \frac{1}{2 \times \pi \times F_p \times R_C} \\ &= \frac{1}{2 \times \pi \times 275 \text{ kHz} \times 600.6} = 963.6 \text{ pF} \end{split}$$

The recommended compensation values are;  $R_C$  = 604,  $C_C$  = 100 nF,  $C_P$  = 1000 pF



Figure 13. Closed-loop Voltage Loop-gain of the NCP81044

## DESIGN EXAMPLE II: Type III Compensation (Oscon Cap. with small ESR; Do not place R<sub>C</sub>, C<sub>C</sub>, C<sub>P</sub>)

 $\begin{array}{lll} \text{Switching Frequency} & F_{sw} = 275 \text{ KHz} \\ \text{Output Capacitance} & R_{ESR} = 7 \text{ m}\Omega/\text{Each} \\ \text{Output Capacitance} & C_{out} = 2 \times 560 \text{ }\mu\text{F} \\ \text{Output Inductance} & L_{out} = 1 \text{ }\mu\text{H} \\ \text{Input Voltage} & V_{in} = 12 \text{ V} \\ \text{Output Voltage} & V_{out} = 1.6 \text{ V} \end{array}$ 

Choose the loop gain crossover frequency;

$$F_{co} = \frac{1}{5} \times F_{sw} = 55 \text{ KHz}$$

The corner frequency of the output filter is calculated below;

$$\mathsf{F}_{\mathsf{LC}} = \frac{1}{2 \times \pi \times \sqrt{1 \; \mu \mathsf{H} \times 1120 \; \mu \mathsf{F}}} = 4.7 \; \mathsf{KHz}$$

Check the ESR zero frequency:

$$\begin{split} F_{ESR} &= \frac{1}{2 \times \pi \times R_{ESR} \times C_O} \\ F_{ESR} &= \frac{1}{2 \times \pi \times 7 \, m\Omega \times 560 \, \mu F} = 40.6 \, \text{KHz} \end{split}$$

Choose C<sub>C1</sub> for the soft start

$$C_{C1} = 33 \text{ nF}$$

The compensation capacitor  $(C_{C1})$  is related to the loop gain magnitude, one zero position and the soft start. By adjusting the value of this compensation capacitor, the crossover frequency and the soft start time can be adjusted.

Zeros of the compensation network are calculated as follows:

1st zero;

$$\begin{aligned} F_{Z1} &= \frac{F_{LC}}{10} = 470 \text{ Hz} \\ R_{C1} &= \frac{1}{2 \times \pi \times F_{Z1} \times C_{C1}} \\ &= \frac{1}{2 \times \pi \times 470 \text{ Hz} \times 30 \text{ nF}} = 11.3 \text{ k}\Omega \end{aligned}$$

 $R_{C1}$  should be much larger than 2/gm in order to get the stable system with transconductance amplifier.  $\rightarrow$  choose  $R_{C1}$  = 12.1 k $\Omega$ 

#### 2nd zero;

Choose R3 for the crossover frequency. R3 should be much larger than 2/gm for the stable system.

$$\begin{aligned} \text{R3} &= 10 \text{ k}\Omega \\ \text{F}_{z2} &= \text{F}_{LC} = 4.7 \text{ KHz} \\ \text{C20} &= \frac{1}{2 \times \pi \times \text{F}_{z2} \times \text{R3}} \\ &= \frac{1}{2 \times \pi \times 4.7 \text{ KHz} \times 10 \text{ k}\Omega} = 3.4 \text{ nF} \end{aligned}$$

Choose C20 = 3.3 nF

*Poles of the compensation network are calculated as follows;* 

#### 1st pole;

Choose R4 to cancel the output capacitor ESR zero.

$$\begin{aligned} F_{P1} &= F_{ESR} = 40.6 \text{ KHz} \\ R4 &= \frac{1}{2 \times \pi \times F_{P1} \times C20} \\ &= \frac{1}{2 \times \pi \times 40.6 \text{ kHz} \times 3.3 \text{ n}} = 1.2 \text{ k}\Omega \end{aligned}$$

After choose R4 value, adjust R4 to get enough phase margin  $\rightarrow$  R4 = 665  $\Omega$ 

#### 2nd pole;

Choose C<sub>P1</sub> to eliminate the noise;

$$\begin{aligned} F_{P2} &= F_{sw} = 275 \text{ KHz} \\ C_{P1} &= \frac{1}{2 \times \pi \times F_{P2} \times R_{C1}} \\ &= \frac{1}{2 \times \pi \times 275 \text{ kHz} \times 12 \text{ k}\Omega} = 48.23 \text{ pF} \end{aligned}$$

Choose  $C_{P1}$  = 47 pF The recommended compensation values are; R2 = 10 k $\Omega$ , R3 = 10 k $\Omega$ , R4 = 665  $\Omega$ ,  $R_{C1}$  = 12.1 k $\Omega$ ,  $C_{C1}$  = 33 nF,  $C_{P1}$ = 47 pF, C20 = 3.3 nF



Figure 14. Closed-loop Voltage Loop-gain of the NCP81044



#### **Bill of Materials**

| Item Number | Part Reference                                                                                                                  | Value      | Quantity | MFG                       |
|-------------|---------------------------------------------------------------------------------------------------------------------------------|------------|----------|---------------------------|
| 1           | C4                                                                                                                              | 1500 μF    | 1        | PANASONIC                 |
| 2           | C5                                                                                                                              | DNP        | 1        | -                         |
| 3           | C8,C9                                                                                                                           | 1 μF       | 2        | TAIYO YUDEN               |
| 4           | C11                                                                                                                             | 0.1 μF     | 1        | AVX                       |
| 5           | C12,C13                                                                                                                         | 1800 μF    | 2        | PANASONIC                 |
| 6           | C15,C24                                                                                                                         | DNP        | 2        | -                         |
| 7           | C16,C17,C18,C19,C22,C23,C25                                                                                                     | 10 μF      | 7        | PANASONIC                 |
| 8           | C20,CC1,CP1                                                                                                                     | DNP        | 3        | -                         |
| 9           | C21                                                                                                                             | DNP        | 1        | -                         |
| 10          | CC                                                                                                                              | 0.1 μF     | 1        | TDK                       |
| 11          | CR1                                                                                                                             | BAS116LT1  | 1        | ON SEMICONDUCTOR          |
| 12          | СР                                                                                                                              | 100 pF     | 1        | PANASONIC                 |
| 13          | J9                                                                                                                              | 20PIN 2ROW | 1        | MOLEX                     |
| 14          | J23                                                                                                                             | 5PIN       | 1        | PASTERNACK<br>ENTERPRISES |
| 15          | L1                                                                                                                              | 1 μΗ       | 1        | PANASONIC                 |
| 16          | L2                                                                                                                              | DNP        | 1        | -                         |
| 17          | Q1, <del>Q2</del>                                                                                                               | NTD4815    | 2        | ON SEMICONDUCTOR          |
| 18          | Q3,Q4                                                                                                                           | NTD4815    | 2        | ON SEMICONDUCTOR          |
| 19          | Q5,Q6                                                                                                                           | NTD4806    | 2        | ON SEMICONDUCTOR          |
| 20          | Q7,Q8                                                                                                                           | NTD4806    | 2        | ON SEMICONDUCTOR          |
| 21          | Q9,Q10,Q11,Q12                                                                                                                  | DNP        | 4        | -                         |
| 22          | Q17,Q18,Q19,Q20,Q21,Q22,Q23,Q24,Q25,Q26,<br>Q27,Q28,Q29,Q30,Q31,Q32,Q33,Q34,Q35,Q36,<br>Q37,Q38,Q39,Q40                         | NTHS5404T1 | 24       | ON SEMICONDUCTOR          |
| 23          | R1                                                                                                                              | 10         | 1        | PANASONIC                 |
| 24          | R2,R3                                                                                                                           | 1.02 K     | 2        | DALE                      |
| 25          | R4,RC1                                                                                                                          | DNP        | 2        | -                         |
| 26          | R5                                                                                                                              | 5.11       | 1        | DALE                      |
| 27          | R6,R7,R639                                                                                                                      | 0          | 3        | PANASONIC                 |
| 28          | R8                                                                                                                              | DNP        | 1        | -                         |
| 29          | R9                                                                                                                              | 0          | 1        | DALE                      |
| 30          | R551,R552,R553,R569,R570,R571,R584,R585,<br>R586,R599,R600,R601,R608,R609,R610,R617,<br>R618,R619,R626,R627,R628,R635,R636,R637 | 100 K      | 24       | DALE                      |
| 31          | R602,R603,R604,R605,R606,R607,R611,R612,<br>R613,R614,R615,R616,R620,R621,R622,R623,<br>R624,R625,R629,R630,R631,R632,R633,R634 | 0.56       | 24       | PANASONIC                 |
| 32          | R638                                                                                                                            | 49.9       | 1        | DALE                      |
| 33          | RC                                                                                                                              | 604        | 1        | DALE                      |
| 34          | TP97,TP98,TP99,TP100,TP101,TP102,TP103,<br>TP104,TP105,TP106,TP107,TP108,TP109,<br>TP110,TP111,TP112                            | TP         | 16       | KEYSTONE                  |
| 35          | U1                                                                                                                              | NCP81044   | 1        | ON SEMICONDUCTOR          |



Figure 16. Gate Waveforms 20 A Load Sustaining



Figure 17. Over Current Protection (12.4 A DC Trip)



Figure 18. Start-up Sequence



Figure 19. Transient Response 0-10 A Load Step



Figure 20. Efficiency vs. Load Current





#### SOIC-8 NB CASE 751-07 **ISSUE AK**

**DATE 16 FEB 2011** 



XS

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |          | INCHES |       |  |
|-----|-------------|----------|--------|-------|--|
| DIM | MIN         | MAX      | MIN    | MAX   |  |
| Α   | 4.80        | 5.00     | 0.189  | 0.197 |  |
| В   | 3.80        | 4.00     | 0.150  | 0.157 |  |
| С   | 1.35        | 1.75     | 0.053  | 0.069 |  |
| D   | 0.33        | 0.51     | 0.013  | 0.020 |  |
| G   | 1.27        | 1.27 BSC |        | 0 BSC |  |
| Н   | 0.10        | 0.25     | 0.004  | 0.010 |  |
| J   | 0.19        | 0.25     | 0.007  | 0.010 |  |
| K   | 0.40        | 1.27     | 0.016  | 0.050 |  |
| М   | 0 °         | 8 °      | 0 °    | 8 °   |  |
| N   | 0.25        | 0.50     | 0.010  | 0.020 |  |
| S   | 5.80        | 6.20     | 0.228  | 0.244 |  |

#### **SOLDERING FOOTPRINT\***

0.25 (0.010) M Z Y S



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location = Wafer Lot

= Year = Work Week W = Pb-Free Package

XXXXXX XXXXXX AYWW AYWW H  $\mathbb{H}$ Discrete **Discrete** (Pb-Free)

XXXXXX = Specific Device Code = Assembly Location Α

ww = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                | PAGE 1 OF 2 |  |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

#### SOIC-8 NB CASE 751-07 ISSUE AK

STYLE 3:

STYLE 2:

#### **DATE 16 FEB 2011**

STYLE 4:

| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE                                                                            | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1                              | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1                            | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE                                                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8. EMITTER  STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                   | 8. EMITTER, #1  STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                                    | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd                    | 8. COMMON CATHODE  STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1           |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND                                                              | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                                               | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                 |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                     | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON               | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC                                                                                          | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                                             | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                   |
| STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6                                        | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                      |
| STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT                                                                                         | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                    | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                            | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V MON 6. VBULK 7. VBULK 8. VIN                                                                        |
| STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                        | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                           |                                                                                                                                                     |                                                                                                                                                                         |

| DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                | PAGE 2 OF 2 |  |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

STYLE 1:

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales