# **N-Channel Power MOSFET 500 V, 0.52** Ω #### **Features** - Low ON Resistance - Low Gate Charge - ESD Diode-Protected Gate - 100% Avalanche Tested - These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant # **ABSOLUTE MAXIMUM RATINGS** ( $T_C = 25^{\circ}C$ unless otherwise noted) | Rating | Symbol | NDF | Unit | |------------------------------------------------------------------------------------------|-----------------------------------|------------|------| | Drain-to-Source Voltage | $V_{DSS}$ | 500 | V | | Continuous Drain Current, R <sub>0</sub> JC (Note 1) | I <sub>D</sub> | 12 | Α | | Continuous Drain Current $T_A = 100$ °C, $R_{\theta JC}$ (Note 1) | I <sub>D</sub> | 7.4 | А | | Pulsed Drain Current,<br>t <sub>P</sub> = 10 μs | I <sub>DM</sub> | 44 | А | | Power Dissipation, $R_{\theta JC}$ | P <sub>D</sub> | 39 | W | | Gate-to-Source Voltage | $V_{GS}$ | ±30 | V | | Single Pulse Avalanche<br>Energy, I <sub>D</sub> = 10 A | E <sub>AS</sub> | 420 | mJ | | ESD (HBM) (JESD22-A114) | V <sub>esd</sub> | 4000 | V | | RMS Isolation Voltage (t = 0.3 sec., R.H. $\leq$ 30%, T <sub>A</sub> = 25°C) (Figure 14) | V <sub>ISO</sub> | 4500 | V | | Peak Diode Recovery (Note 2) | dv/dt | 4.5 | V/ns | | MOSFET dV/dt | dV/dt | 60 | V/ns | | Continuous Source Current (Body Diode) | I <sub>S</sub> | 12 | А | | Maximum Temperature for Soldering Leads | T <sub>L</sub> | 260 | °C | | Operating Junction and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to 150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Limited by maximum junction temperature 2. $I_d \le 10.5 \text{ A}$ , $di/dt \le 200 \text{ A/µs}$ , $V_{DD} \le BV_{DSS}$ , $T_J \le 150^{\circ}\text{C}$ . ### ON Semiconductor® #### www.onsemi.com | V <sub>DSS</sub> | R <sub>DS(ON)</sub> (MAX) @ 4.5 A | |------------------|-----------------------------------| | 500 V | 0.52 Ω | = Location Code = Year WW = Work Week G, H = Pb-Free, Halogen-Free Package #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 6 of this data sheet. #### THERMAL RESISTANCE | Parameter | Symbol | NDF11N50Z | Unit | |-------------------------------------------|-----------------|-----------|------| | Junction-to-Case (Drain) | $R_{\theta JC}$ | 3.2 | °C/W | | Junction-to-Ambient Steady State (Note 3) | $R_{\theta JA}$ | 50 | | | Characteristic | Test Conditions | | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------|----------------------------------|------|------|------|------| | OFF CHARACTERISTICS | | | | | | | | | Drain-to-Source Breakdown Voltage | $V_{GS} = 0 \text{ V, } I_D = 1 \text{ mA}$ | | BV <sub>DSS</sub> | 500 | | | V | | Breakdown Voltage Temperature Coefficient | Reference to 25°C,<br>I <sub>D</sub> = 1 mA | | $\Delta BV_{DSS} / \Delta T_{J}$ | | 0.6 | | V/°C | | Drain-to-Source Leakage Current | $V_{DS} = 500 \text{ V}. V_{CS} = 0 \text{ V}$ | 25°C | I <sub>DSS</sub> | | | 1 | μΑ | | | | 125°C | | | | 50 | | | Gate-to-Source Forward Leakage | V <sub>GS</sub> = ±20 V | | I <sub>GSS</sub> | | | ±10 | μΑ | | ON CHARACTERISTICS (Note 4) | | | | | | | | | Static Drain-to-Source<br>On-Resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 4.5 A | | R <sub>DS(on)</sub> | | 0.48 | 0.52 | Ω | | Gate Threshold Voltage | $V_{DS} = V_{GS}, I_{D} = 100 \mu$ | A | V <sub>GS(th)</sub> | 3.0 | 3.9 | 4.5 | V | | Forward Transconductance | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 4.5 A | | 9FS | | 7.7 | | S | | OYNAMIC CHARACTERISTICS | | | • | | • | | • | | Input Capacitance (Note 5) | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V,<br>f = 1.0 MHz | | C <sub>iss</sub> | 1097 | 1375 | 1645 | pF | | Output Capacitance (Note 5) | | | C <sub>oss</sub> | 132 | 166 | 199 | 1 | | Reverse Transfer Capacitance (Note 5) | | | C <sub>rss</sub> | 30 | 40 | 50 | | | Total Gate Charge (Note 5) | | | Qg | 23 | 46 | 69 | nC | | Gate-to-Source Charge (Note 5) | ., | | Q <sub>gs</sub> | 4.5 | 8.7 | 13 | | | Gate-to-Drain ("Miller") Charge (Note 5) | $V_{DD} = 250 \text{ V}, I_D = 10.5$<br>$V_{GS} = 10 \text{ V}$ | Α, | Q <sub>gd</sub> | 12.5 | 25 | 37.5 | | | Plateau Voltage | 1 | | V <sub>GP</sub> | | 6.2 | | V | | Gate Resistance | | | Rg | | 1.4 | | Ω | | RESISTIVE SWITCHING CHARACTER | ISTICS | | • | | • | | | | Turn-On Delay Time | | | t <sub>d(on)</sub> | | 15 | | ns | | Rise Time | $V_{DD} = 250 \text{ V}, I_D = 10.5$ | Α, | t <sub>r</sub> | | 32 | | 1 | | Turn-Off Delay Time | $V_{GS} = 10 \text{ V}, R_G = 5 \Omega$ | | t <sub>d(off)</sub> | | 40 | | 1 | | Fall Time | | | t <sub>f</sub> | | 23 | | 1 | | SOURCE-DRAIN DIODE CHARACTER | RISTICS (T <sub>C</sub> = 25°C unless other | erwise not | ed) | | • | | • | | Diode Forward Voltage | $I_S = 10.5 \text{ A}, V_{GS} = 0 \text{ V}$ | | V <sub>SD</sub> | | | 1.6 | V | | Reverse Recovery Time | V <sub>GS</sub> = 0 V, V <sub>DD</sub> = 30 \ | | t <sub>rr</sub> | | 310 | | ns | | Reverse Recovery Charge | $V_{GS} = 0 \text{ V}, V_{DD} = 30 \text{ V}$<br>$I_{S} = 10.5 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s}$ | | Q <sub>rr</sub> | | 2.5 | | иС | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. - Insertion mounted Pulse Width ≤ 380 μs, Duty Cycle ≤ 2%. Guaranteed by design. #### TYPICAL CHARACTERISTICS T<sub>J</sub>, JUNCTION TEMPERATURE (°C) Figure 5. On-Resistance Variation with **Temperature** 50 75 0.50 0.25 -50 T<sub>J</sub>, JUNCTION TEMPERATURE (°C) Figure 6. BV<sub>DSS</sub> Variation with Temperature 50 75 100 150 SS, I 50 #### TYPICAL CHARACTERISTICS Figure 7. Drain-to-Source Leakage Current versus Voltage Figure 8. Capacitance Variation ${\bf Q}_g,$ TOTAL GATE CHARGE (nC) Figure 9. Gate–to–Source Voltage and Drain-to-Source Voltage versus Total Charge Figure 10. Resistive Switching Time Variation versus Gate Resistance Figure 11. Diode Forward Voltage versus Current #### TYPICAL CHARACTERISTICS Figure 12. Maximum Rated Forward Biased Safe Operating Area NDF11N50Z Figure 13. Thermal Impedance (Junction-to-Case) for NDF11N50Z Figure 14. Isolation Test Diagram Measurement made between leads and heatsink with all leads shorted together. \*For additional mounting information, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **ORDERING INFORMATION** | Order Number | Package | Shipping | |--------------|-------------------------------------|-----------------| | NDF11N50ZG | TO-220FP<br>(Pb-Free, Halogen-Free) | 50 Units / Rail | | NDF11N50ZH | TO-220FP<br>(Pb-Free, Halogen-Free) | 50 Units / Rail | #### TO-220 FULLPACK, 3-LEAD CASE 221AH **DATE 30 SEP 2014** **FRONT VIEW** **ALTERNATE CONSTRUCTION** - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS. 3. CONTOUR UNCONTROLLED IN THIS AREA. - CONTOUR ONCOUNTIOLLED IN THIS AREA DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH AND GATE PROTRUSIONS. MOLD FLASH AND GATE PROTRUSIONS NOT TO EXCEED 0.13 PER SIDE. THESE DIMENSIONS ARE TO BE MEA SURED AT OUTERMOST EXTREME OF THE PLASTIC BODY. DIMENSION b2 DOES NOT INCLUDE DAMBAR PROTRUSION. LEAD WIDTH INCLUDING PROTRUSION SHALL NOT EXCEED 2.00. - CONTOURS AND FEATURES OF THE MOLDED PACKAGE BODY MAY VARY WITHIN THE ENVELOP DEFINED BY DIMENSIONS A1 AND H1 FOR MANUFACTURING PURPOSES. | | MILLIMETERS | | | | |-----|-------------|-------|--|--| | DIM | MIN | MAX | | | | Α | 4.30 | 4.70 | | | | A1 | 2.50 | 2.90 | | | | A2 | 2.50 | 2.90 | | | | b | 0.54 | 0.84 | | | | b2 | 1.10 | 1.40 | | | | С | 0.49 | 0.79 | | | | D | 14.70 | 15.30 | | | | E | 9.70 | 10.30 | | | | е | 2.54 | BSC | | | | H1 | 6.60 | 7.10 | | | | L | 12.50 | 14.73 | | | | L1 | | 2.80 | | | | P | 3.00 | 3.40 | | | | Q | 2.80 | 3.20 | | | #### **GENERIC MARKING DIAGRAM\*** = Assembly Location WL = Wafer Lot = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | STYLE 1: | | STYLE 2: | | |----------|-----------------|----------|---------| | PIN 1. | MAIN TERMINAL 1 | PIN 1. | CATHODE | | 2. | MAIN TERMINAL 2 | 2. | ANODE | | 3. | GATE | 3. | GATE | | DOCUMENT NUMBER: | 98AON52577E | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | TO-220 FULLPACK, 3-LEAD | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves brisefin and of 160 m are trademarked so defined values of services and of the confined values and of the confined values and of the confined values and of the confined values and of the confined values and of the confined values and of the values of the confined values and of the values of the confined values and of the values v special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales