# onsemi

# ESD and Surge Protection Device

Low Clamping Voltage Surge Protection Diode Array

# NSP4201MR6

The NSP4201MR6 surge protector is designed to protect high speed data lines from ESD, EFT, and lightning surges.

# Features

- Protection for the Following IEC Standards: IEC 61000-4-2 (ESD) ±30 kV (Contact) IEC 61000-4-5 (Lightning) 25 A (8/20 μs)
- Low Clamping Voltage
- Low Leakage
- UL Flammability Rating of 94 V-0
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q101 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

# **Typical Applications**

- High Speed Communication Line Protection
- USB 1.1 and 2.0 Power and Data Line Protection
- Digital Video Interface (DVI)
- Monitors and Flat Panel Displays

# MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                               | Symbol           | Value       | Unit |
|----------------------------------------------------------------------|------------------|-------------|------|
| Peak Power Dissipation 8/20 $\mu$ s @ T <sub>A</sub> = 25°C (Note 1) | P <sub>pk</sub>  | 500         | W    |
| Operating Junction Temperature Range                                 | TJ               | -40 to +125 | °C   |
| Storage Temperature Range                                            | T <sub>stg</sub> | -55 to +150 | °C   |
| Lead Solder Temperature –<br>Maximum (10 Seconds)                    | ΤL               | 260         | °C   |
| IEC 61000–4–2 Air (ESD)<br>IEC 61000–4–2 Contact (ESD)               | ESD              | ±30<br>±30  | kV   |
| IEC 61000-4-4 (5/50 ns)                                              | EFT              | 40          | А    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Non-repetitive current pulse per Figure 1 (Pin 5 to Pin 2)

See Application Note <u>AND8308/D</u> for further description of survivability specs.



TSOP-6 CASE 318G

## MARKING DIAGRAM



M = Date Code

= Pb–Free Package

(Note: Microdot may be in either location)

\*Date Code orientation may vary depending upon manufacturing location.

### PIN CONFIGURATION AND SCHEMATIC



# **ORDERING INFORMATION**

| Device          | Package             | Shipping              |
|-----------------|---------------------|-----------------------|
| NSP4201MR6T1G   | TSOP-6<br>(Pb-Free) | 3000 /<br>Tape & Reel |
| SZNSP4201MR6T1G | TSOP-6<br>(Pb-Free) | 3000 /<br>Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, <u>BRD8011/D</u>.

#### **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol           | Parameter                                          |
|------------------|----------------------------------------------------|
| I <sub>PP</sub>  | Maximum Reverse Peak Pulse Current                 |
| V <sub>C</sub>   | Clamping Voltage @ I <sub>PP</sub>                 |
| V <sub>RWM</sub> | Working Peak Reverse Voltage                       |
| I <sub>R</sub>   | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |
| V <sub>BR</sub>  | Breakdown Voltage @ I <sub>T</sub>                 |
| Ι <sub>Τ</sub>   | Test Current                                       |
| ١ <sub>F</sub>   | Forward Current                                    |
| V <sub>F</sub>   | Forward Voltage @ I <sub>F</sub>                   |
| P <sub>pk</sub>  | Peak Power Dissipation                             |
| С                | Capacitance @ $V_R = 0$ and f = 1.0 MHz            |



\*See Application Note <u>AND8308/D</u> for detailed explanations of datasheet parameters.

| Parameter                                                   | Symbol           | Conditions                                       | Min | Тур | Max  | Unit |
|-------------------------------------------------------------|------------------|--------------------------------------------------|-----|-----|------|------|
| Reverse Working Voltage                                     | V <sub>RWM</sub> | (Note 2)                                         |     |     | 5.0  | V    |
| Breakdown Voltage                                           | V <sub>BR</sub>  | I <sub>T</sub> = 1 mA, (Note 3)                  | 6.0 |     |      | V    |
| Reverse Leakage Current                                     | I <sub>R</sub>   | V <sub>RWM</sub> = 5 V                           |     |     | 1.0  | μA   |
| Clamping Voltage<br>(t <sub>p</sub> = 8/20 µs per Figure 1) | V <sub>C</sub>   | I <sub>PP</sub> = 1 A, Any I/O to GND            |     |     | 9.0  | V    |
|                                                             |                  | I <sub>PP</sub> = 5 A, Any I/O to GND            |     |     | 10.5 | ]    |
|                                                             |                  | I <sub>PP</sub> = 8 A, Any I/O to GND            |     |     | 11.5 | ]    |
|                                                             |                  | I <sub>PP</sub> = 25 A, Any I/O to GND           |     |     | 14.0 |      |
| Junction Capacitance                                        | CJ               | $V_R = 0 V$ , f = 1 MHz between I/O Pins and GND |     | 3.0 | 5.0  | pF   |
| Junction Capacitance                                        | CJ               | V <sub>R</sub> = 0 V, f = 1 MHz between I/O Pins |     | 1.5 | 3.0  | pF   |

#### ELECTRICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise specified)

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. Surge protection devices are normally selected according to the working peak reverse voltage (V<sub>RWM</sub>), which should be equal or greater than the DC or continuous peak operating voltage level.

3. V<sub>BR</sub> is measured at pulse test current I<sub>T</sub>.





# NSP4201MR6

20





Figure 3. IEC61000-4-2 +8 kV Contact Clamping Voltage



| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |





Figure 5. IEC61000-4-2 Spec



Figure 6. Diagram of ESD Test Setup

The following is taken from Application Note <u>AND8308/D</u> – Interpretation of Datasheet Parameters for ESD Devices.

#### **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. **onsemi** has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how **onsemi** creates these screenshots and how to interpret them please refer to <u>AND8307/D</u>.

# NSP4201MR6

# **TYPICAL PERFORMANCE CURVES**

(T<sub>J</sub> = 25°C unless otherwise noted)





Figure 8. Junction Capacitance vs Reverse Voltage



Figure 9. RF Insertion Loss

# NSP4201MR6





Figure 10. Protection for Ethernet 10/100 (Differential mode)



Figure 11. TI/E1 Interface Protection





strategy and soldering details, please download th e DN Semiconductor Soldering and Mounting Techniques Reference manual, SDLDERRM/D.

| DOCUMENT NUMBER:                                                                                                                                                         | 98ASB14888C Electronic versions are uncontrolled except when accessed directly from the Document Repository.   Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|
| DESCRIPTION:                                                                                                                                                             | TSOP-6 3.00x1.50x0.90, 0.95P                                                                                                                                                                   |  | PAGE 1 OF 2 |  |
| onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves |                                                                                                                                                                                                |  |             |  |

the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights of others.

#### TSOP-6 3.00x1.50x0.90, 0.95P CASE 318G **ISSUE W**

DATE 26 FEB 2024

#### GENERIC **MARKING DIAGRAM\***





XXX = Specific Device Code

= Pb-Free Package

= Date Code

XXX = Specific Device Code

А =Assembly Location

= Year

Υ W = Work Week

= Pb-Free Package .

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

М

.

| STYLE 1:                                                                                          | STYLE 2:                                                                                                      | STYLE 3:                | STYLE 4:                                                                                       | STYLE 5:                                                                                             | STYLE 6:         |
|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------|
| PIN 1. DRAIN                                                                                      | PIN 1. EMITTER 2                                                                                              | PIN 1. ENABLE           | PIN 1. N/C                                                                                     | PIN 1. EMITTER 2                                                                                     | PIN 1. COLLECTOR |
| 2. DRAIN                                                                                          | 2. BASE 1                                                                                                     | 2. N/C                  | 2. V in                                                                                        | 2. BASE 2                                                                                            | 2. COLLECTOR     |
| 3. GATE                                                                                           | 3. COLLECTOR 1                                                                                                | 3. R BOOST              | 3. NOT USED                                                                                    | 3. COLLECTOR 1                                                                                       | 3. BASE          |
| 4. SOURCE                                                                                         | 4. EMITTER 1                                                                                                  | 4. Vz                   | 4. GROUND                                                                                      | 4. EMITTER 1                                                                                         | 4. EMITTER       |
| 5. DRAIN                                                                                          | 5. BASE 2                                                                                                     | 5. V in                 | 5. ENABLE                                                                                      | 5. BASE 1                                                                                            | 5. COLLECTOR     |
| 6. DRAIN                                                                                          | 6. COLLECTOR 2                                                                                                | 6. V out                | 6. LOAD                                                                                        | 6. COLLECTOR 2                                                                                       | 6. COLLECTOR     |
| STYLE 7:                                                                                          | STYLE 8:                                                                                                      | STYLE 9:                | STYLE 10:                                                                                      | STYLE 11:                                                                                            | STYLE 12:        |
| PIN 1. COLLECTOR                                                                                  | PIN 1. Vbus                                                                                                   | PIN 1. LOW VOLTAGE GATE | PIN 1. D(OUT)+                                                                                 | PIN 1. SOURCE 1                                                                                      | PIN 1. I/O       |
| 2. COLLECTOR                                                                                      | 2. D(in)                                                                                                      | 2. DRAIN                | 2. GND                                                                                         | 2. DRAIN 2                                                                                           | 2. GROUND        |
| 3. BASE                                                                                           | 3. D(in)+                                                                                                     | 3. SOURCE               | 3. D(OUT)-                                                                                     | 3. DRAIN 2                                                                                           | 3. I/O           |
| 4. N/C                                                                                            | 4. D(out)+                                                                                                    | 4. DRAIN                | 4. D(IN)-                                                                                      | 4. SOURCE 2                                                                                          | 4. I/O           |
| 5. COLLECTOR                                                                                      | 5. D(out)                                                                                                     | 5. DRAIN                | 5. VBUS                                                                                        | 5. GATE 1                                                                                            | 5. VCC           |
| 6. EMITTER                                                                                        | 6. GND                                                                                                        | 6. HIGH VOLTAGE GATE    | 6. D(IN)+                                                                                      | 6. DRAIN 1/GATE 2                                                                                    | 6. I/O           |
| STYLE 13:<br>PIN 1. GATE 1<br>2. SOURCE 2<br>3. GATE 2<br>4. DRAIN 2<br>5. SOURCE 1<br>6. DRAIN 1 | STYLE 14:<br>PIN 1. ANODE<br>2. SOURCE<br>3. GATE<br>4. CATHODE/DRAIN<br>5. CATHODE/DRAIN<br>6. CATHODE/DRAIN |                         | LE 16:<br>11. ANODE/CATHODE<br>2. BASE<br>3. EMITTER<br>4. COLLECTOR<br>5. ANODE<br>6. CATHODE | STYLE 17:<br>PIN 1. EMITTER<br>2. BASE<br>3. ANODE/CATHODE<br>4. ANODE<br>5. CATHODE<br>6. COLLECTOR |                  |

| DOCUMENT NUMBER: | 98ASB14888C Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| DESCRIPTION:     | TSOP-6 3.00x1.50x0.90, 0.95P                                                                                                                                                                    |  | PAGE 2 OF 2 |
|                  |                                                                                                                                                                                                 |  |             |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>