# **ESD Protection Diode**

# **Low Capacitance ESD Protection for High Speed Data**

The NUP2114 surge protection is designed to protect high speed data lines from ESD. Ultra-low capacitance and high level of ESD protection makes this device well suited for use in USB 2.0 applications.

### **Features**

- Low Capacitance 0.8 pF
- Low Clamping Voltage
- Stand Off Voltage: 5 V
- Low Leakage
- ESD Rating of Class 3B (Exceeding 8 kV) per Human Body model and Class C (Exceeding 400 V) per Machine Model
- Protection for the Following IEC Standards: IEC 61000-4-2 Level 4 ESD Protection
- UL Flammability Rating of 94 V-0
- S Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS

# **Typical Applications**

- High Speed Communication Line Protection
- USB 2.0 High Speed Data Line and Power Line Protection
- Monitors and Flat Panel Displays
- MP3
- Gigabit Ethernet
- Notebook Computers
- Digital Video Interface (DVI) and HDMI

# MAXIMUM RATINGS (T<sub>.I</sub> = 25°C unless otherwise noted)

| Rating                                                                                    | Symbol           | Value                          | Unit     |
|-------------------------------------------------------------------------------------------|------------------|--------------------------------|----------|
| Operating Junction Temperature Range                                                      | T <sub>J</sub>   | -40 to +125                    | °C       |
| Storage Temperature Range                                                                 | T <sub>stg</sub> | -55 to +150                    | °C       |
| Lead Solder Temperature –<br>Maximum (10 Seconds)                                         | TL               | 260                            | °C       |
| Human Body Model (HBM)<br>Machine Model (MM)<br>IEC 61000-4-2 Contact<br>IEC61000-4-2 Air | ESD              | 16000<br>400<br>13000<br>15000 | <b>V</b> |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

See Application Note AND8308/D for further description of survivability specs.



# ON Semiconductor®

#### www.onsemi.com





**CASE 463B** 

**CASE 318G** 



## **MARKING DIAGRAMS**



SOT-553

P2, P2M = Specific Device Code

= Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

#### **PIN CONNECTIONS**



# ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet.

## **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol          | Parameter                                             |
|-----------------|-------------------------------------------------------|
| I <sub>PP</sub> | Maximum Reverse Peak Pulse Current                    |
| V <sub>C</sub>  | Clamping Voltage @ I <sub>PP</sub>                    |
| $V_{RWM}$       | Working Peak Reverse Voltage                          |
| I <sub>R</sub>  | Maximum Reverse Leakage Current @ V <sub>RWM</sub>    |
| $V_{BR}$        | Breakdown Voltage @ I <sub>T</sub>                    |
| Ι <sub>Τ</sub>  | Test Current                                          |
| ΙF              | Forward Current                                       |
| V <sub>F</sub>  | Forward Voltage @ I <sub>F</sub>                      |
| $P_{pk}$        | Peak Power Dissipation                                |
| С               | Max. Capacitance @ V <sub>R</sub> = 0 and f = 1.0 MHz |



<sup>\*</sup>See Application Note AND8308/D for detailed explanations of datasheet parameters.

# ELECTRICAL CHARACTERISTICS (T<sub>J</sub>=25°C unless otherwise specified)

| Parameter                  | Symbol          | Conditions                                               | Min             | Тур  | Max | Unit |
|----------------------------|-----------------|----------------------------------------------------------|-----------------|------|-----|------|
| Reverse Working Voltage    | $V_{RWM}$       | (Note 1)                                                 |                 |      | 5.0 | ٧    |
| Breakdown Voltage          | $V_{BR}$        | I <sub>T</sub> = 1 mA, (Note 2)                          | 5.5             | 7.5  |     | ٧    |
| Reverse Leakage Current    | I <sub>R</sub>  | V <sub>RWM</sub> = 5 V                                   |                 | 0.01 | 1.0 | μΑ   |
| Clamping Voltage           | V <sub>C</sub>  | I <sub>PP</sub> = 5 A (Note 3)                           |                 | 9.0  |     | ٧    |
| Clamping Voltage           | V <sub>C</sub>  | I <sub>PP</sub> = 8 A (Note 3)                           |                 | 10   |     | ٧    |
| Maximum Peak Pulse Current | I <sub>PP</sub> | 8x20 μs Waveform                                         |                 |      | 12  | Α    |
| Junction Capacitance       | CJ              | V <sub>R</sub> = 0 V, f = 1 MHz between I/O Pins and GND |                 | 0.8  | 1.0 | pF   |
| Junction Capacitance       | CJ              | V <sub>R</sub> = 0 V, f = 1 MHz between I/O Pins         |                 |      | 0.5 | pF   |
| Clamping Voltage           | V <sub>C</sub>  | @ I <sub>PP</sub> = 1 A (Note 4)                         |                 |      | 12  | ٧    |
| Clamping Voltage           | V <sub>C</sub>  | Per IEC 61000-4-2 (Note 5)                               | Figures 1 and 2 |      | 2   | V    |

- Surge protection devices are normally selected according to the working peak reverse voltage (V<sub>RWM</sub>), which should be equal or greater than the DC or continuous peak operating voltage level.
- 2. V<sub>BR</sub> is measured at pulse test current I<sub>T</sub>.
- 3. Nonrepetitive current pulse (Pin 5 to Pin 2)
- 4. Surge current waveform per Figure 5.
- 5. Typical waveform. For test procedure see Figures 3 and 4 and Application Note AND8307/D.
- 6. Include S-prefix devices where applicable.



Figure 1. ESD Clamping Voltage Screenshot Positive 8 kV Contact per IEC61000-4-2



Figure 2. ESD Clamping Voltage Screenshot Negative 8 kV Contact per IEC61000-4-2

#### IEC 61000-4-2 Spec.

| ·     |                        |                              |                         |                         |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |



Figure 3. IEC61000-4-2 Spec



Figure 4. Diagram of ESD Test Setup

The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

## **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000-4-2 waveform. Since the IEC61000-4-2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.



Figure 5. 8 x 20 μs Pulse Waveform



Figure 6. 500 MHz Data Pattern

# **ORDERING INFORMATION**

| Device            | Marking | Package              | Shipping <sup>†</sup> |
|-------------------|---------|----------------------|-----------------------|
| NUP2114UPXV5T1G   | P2      | SOT-553<br>(Pb-Free) | 4,000 / Tape & Reel   |
| NUP2114UCMR6T1G   | P2M     | TSOP-6<br>(Pb-Free)  | 3,000 / Tape & Reel   |
| SNUP2114UCMR6T1G* | P2M     | TSOP-6<br>(Pb-Free)  | 3,000 / Tape & Reel   |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>S Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable.





NOTE 5

## TSOP-6 3.00x1.50x0.90, 0.95P **CASE 318G ISSUE W**

**DATE 26 FEB 2024** 



- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018.
- CONTROLLING DIMENSION: MILLIMETERS.
  MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM
  LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.
- 4. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H.

  5. PIN 1 INDICATOR MUST BE LOCATED IN THE INDICATED ZONE



| MILLIMETERS |          |      |      |  |
|-------------|----------|------|------|--|
| DIM         | MIN      | NDM  | MAX  |  |
| Α           | 0.90     | 1.00 | 1.10 |  |
| A1          | 0.01     | 0.06 | 0.10 |  |
| A2          | 0.80     | 0.90 | 1.00 |  |
| b           | 0.25     | 0.38 | 0.50 |  |
| C           | 0.10     | 0.18 | 0.26 |  |
| D           | 2.90     | 3.00 | 3,10 |  |
| E           | 2.50     | 2.75 | 3.00 |  |
| E1          | 1.30     | 1.50 | 1.70 |  |
| е           | 0.85     | 0.95 | 1.05 |  |
| L           | 0.20     | 0.40 | 0.60 |  |
| L2          | 0.25 BSC |      |      |  |
| М           | 0°       |      | 10°  |  |





# RECOMMENDED MOUNTING FOOTPRINT

\*For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference manual, SDLDERRM/D.

| DOCUMENT NUMBER: | 98ASB14888C                  | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TSOP-6 3.00x1.50x0.90, 0.95P |                                                                                                                                                                                 | PAGE 1 OF 2 |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

# TSOP-6 3.00x1.50x0.90, 0.95P CASE 318G

ISSUE W

**DATE 26 FEB 2024** 

## **GENERIC MARKING DIAGRAM\***



XXX M= **STANDARD** 

XXX = Specific Device Code

XXX = Specific Device Code

=Assembly Location

= Date Code

= Year

= Pb-Free Package

W = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1:<br>PIN 1. DRAIN<br>2. DRAIN<br>3. GATE<br>4. SOURCE<br>5. DRAIN<br>6. DRAIN | STYLE 2:<br>PIN 1. EMITTER 2<br>2. BASE 1<br>3. COLLECTOR 1<br>4. EMITTER 1<br>5. BASE 2<br>6. COLLECTOR 2 | STYLE 3:<br>PIN 1. ENABLE<br>2. N/C<br>3. R BOOST<br>4. Vz<br>5. V in<br>6. V out          | STYLE 4:<br>PIN 1. N/C<br>2. V in<br>3. NOT USED<br>4. GROUND<br>5. ENABLE<br>6. LOAD            | STYLE 5: PIN 1. EMITTER 2 2. BASE 2 3. COLLECTOR 1 4. EMITTER 1 5. BASE 1 6. COLLECTOR 2 | STYLE 6:<br>PIN 1. COLLECTOR<br>2. COLLECTOR<br>3. BASE<br>4. EMITTER<br>5. COLLECTOR<br>6. COLLECTOR |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| STYLE 7: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. N/C 5. COLLECTOR 6. EMITTER        | STYLE 8: PIN 1. Vbus 2. D(in) 3. D(in)+ 4. D(out)+ 5. D(out) 6. GND                                        | STYLE 9: PIN 1. LOW VOLTAGE GATE 2. DRAIN 3. SOURCE 4. DRAIN 5. DRAIN 6. HIGH VOLTAGE GATE | 2. GND '<br>3. D(OUT)-<br>4. D(IN)-<br>5. VBUS                                                   | STYLE 11: PIN 1. SOURCE 1 2. DRAIN 2 3. DRAIN 2 4. SOURCE 2 5. GATE 1 6. DRAIN 1/GATE 2  | STYLE 12:<br>PIN 1. I/O<br>2. GROUND<br>3. I/O<br>4. I/O<br>5. VCC<br>6. I/O                          |
| STYLE 13: PIN 1. GATE 1 2. SOURCE 2 3. GATE 2 4. DRAIN 2 5. SOURCE 1 6. DRAIN 1      | STYLE 14: PIN 1. ANODE 2. SOURCE 3. GATE 4. CATHODE/DRAIN 5. CATHODE/DRAIN 6. CATHODE/DRAIN                |                                                                                            | /LE 16:<br>N 1. ANODE/CATHODE<br>2. BASE<br>3. EMITTER<br>4. COLLECTOR<br>5. ANODE<br>6. CATHODE | STYLE 17: PIN 1. EMITTER 2. BASE 3. ANODE/CATHODE 4. ANODE 5. CATHODE 6. COLLECTOR       |                                                                                                       |

| DOCUMENT NUMBER: | 98ASB14888C                  | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TSOP-6 3.00x1.50x0.90, 0.95P |                                                                                                                                                                                  | PAGE 2 OF 2 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.







## SOT-553-5 1.60x1.20x0.55, 0.50P CASE 463B ISSUE D

**DATE 21 FEB 2024** 



# NOTES:

- DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5-2018.
- ALL DIMENSION ARE IN MILLIMETERS.
- MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.

| DIM | M        | LLIMETER | RS   |
|-----|----------|----------|------|
|     | MIN.     | NOM.     | MAX. |
| А   | 0.50     | 0.55     | 0.60 |
| b   | 0.17     | 0.22     | 0.27 |
| С   | 0.08     | 0.13     | 0.18 |
| D   | 1.55     | 1.60     | 1.65 |
| Е   | 1.15     | 1.20     | 1.25 |
| е   | 0.50 BSC |          |      |
| Н   | 1.55     | 1.60     | 1.65 |
| L   | 0.10     | 0.20     | 0.30 |

STYLE 5:

PIN 1. ANODE 2. EMITTER

3. BASE 4. COLLECTOR

5. CATHODE



#### RECOMMENDED MOUNTING FOOTPRINT\*

\* FOR ADDITIONAL INFORMATION ON OUR Pb-FREE STRATEGY AND SOLDERING DETAILS, PLEASE
DOWNLOAD THE ON SEMICONDUCTOR SOLDERING
AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

# **GENERIC MARKING DIAGRAM\***



XX = Specific Device Code

M = Date Code

3. BASE 4. COLLECTOR

5. COLLECTOR

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may

not follow the Generic Marking. STYLE 1: STYLE 2: PIN 1. CATHODE 2. COMMON ANODE PIN 1. BASE 2. EMITTER

STYLE 6: STYLE 9: STYLE 7 STYLE 8: PIN 1. EMITTER 2 PIN 1. CATHODE 2. COLLECTOR PIN 1. ANODE 2. CATHODE PIN 1. BASE 2. EMITTER 2. BASE 2 3. EMITTER 1 3. BASE 4. COLLECTOR 3. N/C 4. BASE 3. ANODE 4. ANODE 4. COLLECTOR 1

3. CATHODE 2 4. CATHODE 3

CATHODE 4

COLLECTOR 2/BASE 1 5. EMITTER ANODE Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DOCUMENT NUMBER:** 98AON11127D

**DESCRIPTION:** SOT-553-5 1.60x1.20x0.55, 0.50P PAGE 1 OF 1

onsemi and ONSEMi, are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

STYLE 3:

PIN 1. ANODE 1 2. N/C

3. ANODE 2 4. CATHODE 2

CATHODE 1

STYLE 4:

PIN 1. SOURCE 1

5. GATE 2

2. DRAIN 1/2

3. SOURCE 1 4. GATE 1

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales