**ON Semiconductor** 

Is Now

# Onsemi

To learn more about onsemi<sup>™</sup>, please visit our website at <u>www.onsemi.com</u>

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product factures, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and asfety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or by customer's technical experts. onsemi products and actal performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiari

### **ONA10IV I<sup>2</sup>C Register Definitions**

#### Overview

This document provides a basic description of the ONA10IV I2C interface and capabilities, along with the I2C register map and detailed register tables for all available device registers. Default register states and digital audio interface settings are also provided.

Table 1. ONA10IV RECOMMENDED OPERATING CONDITIONS



#### **ON Semiconductor®**

www.onsemi.com

#### **APPLICATION NOTE**

| Symbol           | Parameter                                               | Min (Note 1) | Тур | Max  | Unit |
|------------------|---------------------------------------------------------|--------------|-----|------|------|
| T <sub>A</sub>   | Operating Temperature Range                             | -40          | -   | 85   | °C   |
| DV <sub>DD</sub> | Digital Supply Voltage Range                            | 1.62         | -   | 1.98 | V    |
| PV <sub>DD</sub> | Power Supply Voltage Range (2s – Battery Configuration) | 5.5          | -   | 9.0  | V    |
|                  | Power Supply Voltage Range (3s – Battery Configuration) | 7.5          | -   | 14.0 | V    |
| ZL               | Load Inductance                                         | -            | 10  | -    | μΗ   |
|                  | Load Resistance                                         | 4            | _   | -    | Ω    |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

1. Minimum passive component values include temperature, tolerance, and aging.

#### I<sup>2</sup>C Interface

The ONA10IV supports I<sup>2</sup>C Fast Mode operation up to 1 Mbit/s. This device also supports multiple-byte I<sup>2</sup>C read/write operations.

#### ONA10IV Default I<sup>2</sup>C Register Map Configuration

Upon power-up, the device is placed in software shutdown mode. I<sup>2</sup>C communication is enabled. The default digital audio interface (DAI) configuration upon power-on or after software reset is as shown in Table 2 below. In addition, several features are enabled by default (Note 1), including:

- Temperature Foldback Protection (TFB)
- Automatic Gain Control (AGC)
- Speaker V/I Sense (Note 2)

The default battery configuration is set to 3S, for use with a PVDD voltage range of 7.5 V to 14 V.

Also by default, edge rate control (ERC) is set to 3.5 V/ns and spread–spectrum modulation is disabled.

For further details on default register settings, see the 'Reset Value' for each register in the register summary table on the following page.

- NOTE 1: Over–Temperature Protection (OTP), a die–protection feature, is always active and is not capable of being disabled.
- NOTE 2: Although the speaker V/I sense circuitry is enabled by default, sense data transmission on DATAO needs to be enabled.

| Register Address | Reset Value | Configuration                                                                                                          |
|------------------|-------------|------------------------------------------------------------------------------------------------------------------------|
| 0x01             | 00h         | Device in Shutdown mode; Default features enabled.                                                                     |
| 0x06             | 06h         | I2S @ fs = 48 kHz; Frame delayed by 1 CKI; Data clocked on falling edge                                                |
| 0x07             | 55h         | Sample width = 24-bit; Slot-width = 24-bit                                                                             |
| 0x08             | 00h         | Data Input = PCM format; Slot 0 (Left channel) selected                                                                |
| 0x09             | 00h         | Maximum allowable volume set to 0 dB (full volume)                                                                     |
| 0x0A             | 0Eh         | Volume up/down ramp enabled @ 3.75 dB/ms; Volume change made at input signal zero-crossing; Amplifier output un-muted. |
| 0x0B             | 00h         | Class D amplifier gain = 16 dB (maximum)                                                                               |

#### Table 2. DEFAULT AUDIO PATH CONFIGURATION

#### AND9945/D

#### I<sup>2</sup>C REGISTER DESCRIPTION

#### **REGISTER SUMMARY**

| ADDR | Register     | Туре  | Reset<br>Values | Bit 7      | Bit 6               | Bit 5      | Bit 4     | Bit 3          | Bit 2       | Bit 1       | Bit 0         |
|------|--------------|-------|-----------------|------------|---------------------|------------|-----------|----------------|-------------|-------------|---------------|
| 0x00 | DEVICE_ID    | R     | 0x86            |            | DEV_ID              |            |           |                |             | VER_ID      |               |
| 0x01 | PWR_CTRL     | R/W   | 0x00            | TFB_PD     | TFB_PD BATT_CFG     |            | IVSNS_PD  | AMP_PD         | SD_N        | STBY        | RST           |
| 0x02 | INT_FLAG     | R/W1C | 0x00            | RESE       | ERVED               | TFB_I      | AGC_I     | CERR_I         | TERR_I      | IERR_I      | VERR_I        |
| 0x03 | INT_MASK     | R/W   | 0x00            | RESERVED   | ALL_MASK            | TFB_M      | AGC_M     | CERR_M         | TERR_M      | IERR_M      | VERR_M        |
| 0x04 | ERR_STAT     | R     | 0x00            | RESE       | ERVED               | TFB        | AGC       | CERR           | TERR        | IERR        | VERR          |
| 0x05 | ERR_CTRL     | R/W   | 0x00            | RESE       | ERVED               | MRCV       | MAX_      | ARCV           | ARCV_T      | ARCV_I      | ARCV_C        |
| 0x06 | DAI_CTRL1    | R/W   | 0x06            | BEDGE_DAI  | FORMAT              | D          | AI        |                | F           | S           |               |
| 0x07 | DAI_CTRL2    | R/W   | 0x55            | SA         | MPW                 | SLC        | ЭТW       | FRM            | DLY         | FRM_POL     | FRCK<br>_MODE |
| 0x08 | DAI_CTRL3    | R/W   | 0x00            |            | RESEF               | RVED       |           | PDM_MODE       |             | A_SLOT      |               |
| 0x09 | MAX_VOL      | R/W   | 0x00            |            | MAX                 |            |           | VOL            |             |             |               |
| 0x0A | VOL_CTRL     | R/W   | 0x0E            |            | RESERVED            |            |           | RAMP           | AVOL_UP     | AVOL_DN     | MUTE          |
| 0x0B | GAIN_CTRL1   | R/W   | 0x00            |            | RESERVED            |            |           | PCM_AMP_GAIN   |             |             |               |
| 0x0C | GAIN_CTRL2   | R/W   | 0x40            | RESERVED   | ESERVED PDM_DAC_MAP |            |           | PDM_AMP_GAIN   |             |             |               |
| 0x0D | EMI_CTRL     | R/W   | 0x1C            |            | RESERVED            |            | AMP       | ERC            | RC SS_MOD   |             |               |
| 0x0E | AGC_BATT     | R/W   | 0x00            | BATT_DEBO  | BATT_               | RTH        |           | BATT_ATH       |             |             |               |
| 0x0F | AGC_CTRL1    | R/W   | 0x00            |            | AGC_H               | IOLD       |           | AGC_ATTACK     |             |             |               |
| 0x10 | AGC_CTRL2    | R/W   | 0x00            | RESERVED   | A                   | GC_MAX_ATT |           |                | AGC_RELEASE |             |               |
| 0x11 | AGC_CTRL3    | R/W   | 0x00            |            |                     | RESEF      | RVED      | AGC_TIMEOUT    |             |             | MEOUT         |
| 0x12 | MAGC_CTRL1   | R/W   | 0x00            | RX_SLOT8   | RX_SLOT7            | RX_SLOT6   | RX_SLOT5  | RX_SLOT4       | RX_SLOT3    | RX_SLOT2    | RX_SLOT1      |
| 0x13 | MAGC_CTRL2   | R/W   | 0x00            | TX_SLOT8   | TX_SLOT7            | TX_SLOT6   | TX_SLOT5  | TX_SLOT4       | TX_SLOT3    | TX_SLOT2    | TX_SLOT1      |
| 0x14 | MAGC_CTRL3   | R/W   | 0x00            |            |                     | RESERVED   |           |                | MAGC        | ODRV        | MAGC_EN       |
| 0x15 | SENSE_CTRL   | R/W   | 0x00            | T_H        | HOLD                | T_AT       | TACK      | T_A            | ΛTH         | T_S/        | AMP           |
| 0x16 | T_SENSE_OUT1 | R     | 0x00            |            |                     |            | T_SENSE_0 | OUT<7:0>       |             |             |               |
| 0x17 | T_SENSE_OUT2 | R     | 0x00            |            |                     | RESERVED   |           |                | T_S         | ENSE_OUT<10 | ):8>          |
| 0x18 | DATAO_CTRL1  | R/W   | 0x00            |            | RESERVED            |            | HPF_BP    | PDM            | OUT         | DATA        | ODRV          |
| 0x19 | DATAO_CTRL2  | R/W   | 0x08            | I_DATAO_TX | V_DATAO_TX          |            | I_SLOT    |                |             | V_SLOT      |               |
| 0x1A | DATAO_CTRL3  | R/W   | 0x02            |            | RESEF               | RVED       |           | T_DATAO<br>_TX | T_SLOT      |             |               |

#### AND9945/D

#### **REGISTER DETAILS**

#### Table 3. 0x00: DEVICE\_ID Address: 0x00 Type: R Reset Value: 1000\_0110 (0x86)

| Bit # | Name   | Size (Bits) | Function            |
|-------|--------|-------------|---------------------|
| 7:3   | DEV_ID | 5           | Device ID: 5'b10000 |
| 2:0   | VER_ID | 3           | Device version ID   |

#### Table 4. 0x01: PWR\_CTRL Address: 0x01 Type: R/W Reset Value: 0000\_0000 (0x00)

| Bit # | Name     | Size (Bits) | Function                                                                                                                                                    |
|-------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | TFB_PD   |             | Thermal Foldback Disable:<br><b>0   Normal Operation</b><br>1   Thermal foldback disabled. Thermal protection remains enabled.                              |
| 6     | BATT_CFG | 1           | Battery Configuration:<br><b>0   PV<sub>DD</sub> within 3S Battery Range (7.5 V to 14 V)</b><br>1   PV <sub>DD</sub> within 2S Battery Range (5.5 V to 9 V) |
| 5     | AGC_PD   | 1           | Automatic Gain Control Disable:<br><b>0   Normal operation</b><br>1   Automatic Gain Control disabled.                                                      |
| 4     | IVSNS_PD | 1           | Speaker Current and Voltage Sense Disable:<br><b>0   Normal operation</b><br>1   IV Sense disabled                                                          |
| 3     | AMP_PD   | 1           | Amplifier Disable:<br><b>0   Normal operation</b><br>1   Class D amplifier disabled                                                                         |
| 2     | SD_N     | 1           | Forces SHUTDOWN power state:<br><b>0   SHUTDOWN power state</b><br>1   Normal operation                                                                     |
| 1     | STBY     | 1           | Forces STANDBY power state:<br><b>0   Normal operation</b><br>1   STANDBY power state                                                                       |
| 0     | RST      | 1           | Software Reset<br>Resets all internal blocks and I <sup>2</sup> C registers to default values:<br><b>0   No change</b><br>1   Software reset                |

| Bit # | Name     | Size (Bits) | Function                                                                                                                                                                                                    |
|-------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6   | Reserved | 2           |                                                                                                                                                                                                             |
| 5     | TFB_I    | 1           | Device in thermal foldback state:<br><b>0   No change to active status.</b><br>1   TFB active status changed.                                                                                               |
| 4     | AGC_I    | 1           | Device in local automatic gain control (AGC) state:<br><b>0   No change to active status.</b><br>1   AGC active status changed.                                                                             |
| 3     | CERR_I   | 1           | Clock Rate Error. This flag is set if either of the clocks (CKI, or FRCK) are not present or do not meet required timing:<br><b>0   No change to error status.</b><br>1   Clock error fault status changed. |
| 2     | TERR_I   | 1           | Over-Temperature Error:<br><b>0   No change to error status.</b><br>1   Over-temperature fault status changed.                                                                                              |
| 1     | IERR_I   | 1           | Over-Current Error:<br><b>0   No change to error status.</b><br>1   Over-current fault status changed.                                                                                                      |
| 0     | VERR_I   | 1           | Under-Voltage Error:<br><b>0   No change to error status.</b><br>1   Under-voltage fault status changed.                                                                                                    |

2. The interrupt flag register indicates that a change has occurred. The active status is found in the error status register.

#### Table 6. 0x03: INT\_MASK Address: 0x03 Type: R/W Reset Value: 0000\_0000 (0x00)

| Bit # | Name     | Size (Bits) | Function                                                                                                  |
|-------|----------|-------------|-----------------------------------------------------------------------------------------------------------|
| 7     | Reserved | 1           |                                                                                                           |
| 6     | ALL_MASK | 1           | Masks all interrupts:<br><b>0   Interrupts can individually be enabled.</b><br>1   All interrupts masked. |
| 5     | TFB_M    | 1           | Thermal Foldback Mask:<br><b>0   TFB Interrupt Enabled</b><br>1   TFB Interrupt Masked                    |
| 4     | AGC_M    | 1           | AGC Active Mask:<br><b>0   AGC Interrupt Enabled</b><br>1   AGC Interrupt Masked                          |
| 3     | CERR_M   | 1           | Clock Rate Error Mask:<br><b>0   CERR Interrupt Enabled</b><br>1   CERR Interrupt Masked                  |
| 2     | TERR_M   | 1           | Over-Temperature Error Mask:<br><b>0   TERR Interrupt Enabled</b><br>1   TERR Interrupt Masked            |
| 1     | IERR_M   | 1           | Over-Current Error Mask:<br><b>0   IERR Interrupt Enabled</b><br>1   IERR Interrupt Masked                |
| 0     | VERR_M   | 1           | Under-Voltage Error Mask:<br><b>0   VERR Interrupt Enabled</b><br>1   VERR Interrupt Masked               |

 Table 7. 0x04: ERR\_STAT (Read Only)

 Address: 0x04

 Type: R

 Reset Value: 0000\_0000 (0x00)

| Bit # | Name     | Size (Bits) | Function                                                                                                                                                                                                                                                                                  |
|-------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6   | Reserved | 2           |                                                                                                                                                                                                                                                                                           |
| 5     | TFB      | 1           | Thermal Foldback Active:<br>This bit is set if the ONA10IV is automatically adjusting the volume due to the die<br>temperature.<br><b>0   Normal operation.</b><br>1   TFB Active.                                                                                                        |
| 4     | AGC      | 1           | Automatic Gain Control Active:<br>This bit is set if the ONA10IV is automatically adjusting the gain or in AGC_TIME-<br>OUT.<br><b>0   Normal operation.</b><br>1   AGC Active.                                                                                                           |
| 3     | CERR     | 1           | Clock Rate Error:<br>This bit is set if any of the clocks (MCK, CKI, or FRCK) are not present or do not<br>meet required timing. This includes if the SAMPW setting does not correspond to<br>the FS register setting.<br><b>0   Normal operation.</b><br>1   Clock error fault detected. |
| 2     | TERR     | 1           | Over-Temperature Error:<br><b>0   Normal operation.</b><br>1   Over-temperature fault detected.                                                                                                                                                                                           |
| 1     | IERR     | 1           | Over-Current Error:<br><b>0   Normal operation.</b><br>1   Over-current fault detected.                                                                                                                                                                                                   |
| 0     | VERR     | 1           | Under-Voltage Error:<br><b>0   Normal operation.</b><br>1   Under-voltage fault detected.                                                                                                                                                                                                 |

3. The error status register always shows the active status of the error whereas the interrupt flag register indicates that a change has occurred.

Table 8. 0x05: ERR\_CTRL Address: 0x05 Type: R/W **Reset Value:** 0000\_0111 (0x07)

| Bit # | Name              | Size (Bits) | Function                                                                                                                                                                                                       |
|-------|-------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6   | Reserved          | 2           |                                                                                                                                                                                                                |
| 5     | MRCV (Write Only) | 1           | Manual Fault Recovery:<br><b>0   Normal Operation</b><br>1   Attempts to immediately recover any controls that are set for manual recovery.                                                                    |
| 4:3   | MAX_ARCV          | 2           | Automatic Fault Recovery Attempts:<br><b>00   Always attempts to auto-recover</b><br>01   1 Attempt then goes into STANDBY<br>10   3 Attempts then goes into STANDBY<br>11   7 Attempts then goes into STANDBY |
| 2     | ARCV_T            | 1           | Over-Temperature Recovery Control:<br>0  Manual Recovery for an Over Temperature Fault<br>1   Automatic Recovery for an Over Temperature Fault                                                                 |
| 1     | ARCV_I            | 1           | Over-Current Recovery Control:<br>0   Manual Recovery for an Over Current Fault<br>1   Automatic Recovery for an Over Current Fault                                                                            |
| 0     | ARCV_C            | 1           | Clock Recovery Control:<br>0   Manual Recovery for an Clock Fault<br>1   Automatic Recovery for an Clock Fault                                                                                                 |

Table 9. 0x06: DAI\_CTRL1 Address: 0x06 Type: R/W **Reset Value:** 0000\_0110 (0x06)

| Bit # | Name      | Size (Bits) | Function                                                                                                                                                                                                                                                                                                                            |
|-------|-----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | BEDGE_DAI | 1           | CKI Active Edge Select for the digital audio input (PCM or PDM input):<br><b>0   Data is clocked on the falling edge</b><br>1   Data is clocked on the rising edge                                                                                                                                                                  |
| 6     | FORMAT    | 1           | Digital Audio Interface Format (I <sup>2</sup> S–Only):<br>These are default formats used for the I <sup>2</sup> S digital audio interface.<br><b>0   I<sup>2</sup>S; Frame delayed by 1 CKI. FRCK is low for the left channel.</b><br>1   Left–justified; No frame delay. FRCK is high for the left channel.                       |
| 5:4   | DAI       | 2           | Digital Audio Interface:<br>This determines the digital audio interface. For the DAI controls, some register<br>settings are dedicated to I <sup>2</sup> S or TDM. If utilizing the MAGC feature, please pro-<br>gram the SLOTW/SAMPW settings prior to DAI.<br><b>00</b>   I <sup>2</sup> S<br>01   TDM2<br>10   TDM4<br>11   TDM8 |
| 3:0   | FS        | 4           | Sampling Frequency:<br>The CERR flag is set if the FS register is not set to the expected frequency.<br>0x00   Reserved<br>0x01   Reserved<br>0x02   16 kHz<br>0x03   22.05 kHz<br>0x04   32 kHz<br>0x05   44.1 kHz<br><b>0x06   48 kHz</b><br>0x07   Reserved<br>0x08   96 kHz<br>All Else  Reserved                               |

| Bit # | Name      | Size (Bits) | Function                                                                                                                                                                                                                                                 |
|-------|-----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6   | SAMPW     | 2           | Sample Width:<br>Sets the number of CKIs for the sampled data. This value should never be larger<br>than the slot width, SLOTW. If SAMPW>SLOTW then the SAMPW setting is<br>ignored and SAMPW = SLOTW.<br>00   16<br>01   24<br>10   32<br>11   Reserved |
| 5:4   | SLOTW     | 2           | Slot Width:<br>Sets the number of CKIs within a frame.<br>00   16<br>01   24<br>10   32<br>11   Reserved                                                                                                                                                 |
| 3:2   | FRM_DLY   | 2           | Frame Delay <i>(TDM–Only):</i><br>Sets the number of CKI serial bits delay after FRCK before the frame begins.<br>00   0<br><b>01   1</b><br>10   2<br>11   3                                                                                            |
| 1     | FRM_POL   | 1           | FRCK Polarity Control:<br><b>0   Normal Operation (For I2S, Low = Left Slot)</b><br>1   FRCK is inverted (Low = Right Slot )                                                                                                                             |
| 0     | FRCK_MODE | 1           | FRCK Mode ( <i>TDM–Only</i> ):<br>If DAI = 00 then this is ignored.<br>0   50% duty cycle<br>1   <b>Pulse (1 CKI) mode</b>                                                                                                                               |

#### Table 11. 0x08: DAI\_CTRL3 Address: 0x08

Type: R/W Reset Value: 0000\_0000 (0x00)

| Bit # | Name     | Size (Bits) | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4   | Reserved | 4           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3     | PDM_MODE | 1           | PDM Interface Enable:<br>This mode can only be switched in standby or shutdown.<br><b>0   ONA10IV expects PCM interface</b><br>1   ONA10IV expects PDM Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2:0   | A_SLOT   | 3           | Selects the slot that audio data is extracted from:<br>For I <sup>2</sup> S and left-justified (DAI = 00), only slots 0 (left) and 1 (right) are used.<br><b>000   Slot 1 from DAI to output (For I<sup>2</sup>S, LJ, or TDM)</b><br>001   Slot 2 from DAI to output (For I <sup>2</sup> S, LJ, or TDM)<br>010   Slot 3 from DAI to output (TDM only; DAI = 10 or 11)<br>011   Slot 4 from DAI to output (TDM only; DAI = 10 or 11)<br>100   Slot 5 from DAI to output (TDM only; DAI = 11)<br>101   Slot 6 from DAI to output (TDM only; DAI = 11)<br>110   Slot 7 from DAI to output (TDM only; DAI = 11)<br>111   Slot 8 from DAI to output (TDM only; DAI = 11) |

#### Table 12. 0x09: MAX\_VOL Address: 0x09 Type: R/W Reset Value: 0000\_0000 (0x00)

| Bit # | Name    | Size (Bits) | Function                                                                                                                                                                                                          |
|-------|---------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | MAX_VOL | 8           | Maximum Allowable Volume:<br>When this register is programmed while active, the maximum volume will step<br>through each setting at the programmed volume ramp (VOL_RAMP) until it<br>reaches the target setting. |
|       |         |             | 0x00   0.0 dB                                                                                                                                                                                                     |
|       |         |             | 0x01   –0.375 dB                                                                                                                                                                                                  |
|       |         |             | 0x02   -0.750 dB                                                                                                                                                                                                  |
|       |         |             | 0x03   Decreasing in ~0.375 dB steps…                                                                                                                                                                             |
|       |         |             | 0xFD   -94.875 dB                                                                                                                                                                                                 |
|       |         |             | 0xFE   -95.25 dB                                                                                                                                                                                                  |
|       |         |             | 0xFF   AMP MUTE                                                                                                                                                                                                   |

#### Table 13. 0x0A: VOL\_CTRL Address: 0x0A Type: R/W Reset Value: 0000\_1110 (0x0E)

| Bit # | Name     | Size (Bits) | Function                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5   | Reserved | 3           |                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4:3   | VOL_RAMP | 2           | Rate to ramp volume up and down:<br>Each step is 0.375 dB<br>00   0.01 ms/step<br>01   0.10 ms/step<br>10   0.50 ms/step<br>11   1.00 ms/step                                                                                                                                                                                                                                                                                            |
| 2     | AVOL_UP  | 1           | Automatic Volume Ramp Up:<br>0   Disabled<br>1   Ramp volume up from MUTE or previous MAX_VOL setting                                                                                                                                                                                                                                                                                                                                    |
| 1     | AVOL_DN  | 1           | Automatic Volume Ramp Down:<br>0   Disabled<br>1   Ramp volume down in MUTE or previous MAX_VOL setting                                                                                                                                                                                                                                                                                                                                  |
| 0     | MUTE     | 1           | Mute:<br><b>0</b>   <b>Normal operation</b><br>1  Mute amplifier output<br>Note: Asserting the MUTE bit bypasses the volume ramp controls and mutes the<br>output signal immediately; this may cause an audible artifact (pop).<br>To avoid this, mute output signals by writing 0xFF to the MAX_VOL register<br>(register 0x09) and un-mute signals by writing the previous or desired volume<br>level setting to the MAX_VOL register. |

#### Table 14. 0x0B: GAIN\_CTRL1 Address: 0x0B Type: R/W Reset Value: 0000\_0000 (0x00)

| Bit # | Name         | Size (Bits) | Function                                                                                                                                                   |
|-------|--------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5   | Reserved     | 3           |                                                                                                                                                            |
| 4:0   | PCM_AMP_GAIN | 5           | Selects the gain of the class D amplifier for PCM mode:<br><b>0x00   +16.0 dB</b><br>0x08   +12.0 dB<br>0x0E   +9.0 dB<br>0x14   +6.0 dB<br>0x1A   +3.0 dB |

# Table 15. 0x0C: GAIN\_CTRL2 Address: 0x0C Type: R/W Reset Value: 0000\_0000 (0x40)

| Bit # | Name         | Size (Bits) | Function                                                                                                                                                   |
|-------|--------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | Reserved     | 1           |                                                                                                                                                            |
| 6:5   | PDM_DAC_MAP  | 2           | Selects the voltage mapping of the DAC in PDM mode:<br>00   7.23 dBV<br>01   4.31 dBV<br>10   -0.13 dBV<br>11   -9.68 dBV                                  |
| 4:0   | PDM_AMP_GAIN | 5           | Selects the gain of the class D amplifier for PDM mode:<br><b>0x00   +16.0 dB</b><br>0x08   +12.0 dB<br>0x0E   +9.0 dB<br>0x14   +6.0 dB<br>0x1A   +3.0 dB |

#### Table 16. 0x0D: EMI\_CTRL Address: 0x0D Type: R/W Reset Value: 0001\_1100 (0x1C)

| Bit # | Name     | Size (Bits) | Function                                                                                                                                                                                                                                                                                                                                                                        |
|-------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5   | Reserved | 3           |                                                                                                                                                                                                                                                                                                                                                                                 |
| 4:3   | AMP_ERC  | 2           | Output Edge Rate Control (ERC):<br>Sets the rise and fall rates of the class–D outputs.<br>00   1.00 V/ns<br>01   0.75 V/ns<br>10   0.50 V/ns<br>11   ~3.50 V/ns                                                                                                                                                                                                                |
| 2:0   | SS_MOD   | 3           | Spread Spectrum Modulation Percentage (± %):<br>Sets the spread spectrum modulation of the class-D amplifier. A setting of 000<br>results in a ±5.3% modulation of the speaker amplifier's output frequency.<br>A setting of 100 disables spread-spectrum modulation.<br>000   5.3<br>001   7.0<br>010   10.6<br>011   21.2<br>100   0.0<br>101   3.0<br>110   3.6<br>111   4.2 |

# Table 17. 0x0E: AGC\_BATT Address: 0x0E Type: R/W Reset Value: 0000\_0000 (0x00)

| Bit # | Name     | Size (Bits) | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5   | Reserved | 3           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4:0   | BATT_ATH | 5           | Selects the trip point at which the automatic gain control initiates the AGC_HOLD timer.<br>If the BAT_CFG = H then 3S battery values are used, if BAT_CFG = L then 2S battery values are used. See datasheet Figure 23.<br><b>0x00   9.763 V for 3S (6.511 V for 2S)</b><br>0x01   9.835 V for 3S (6.559 V for 2S)<br>0x02   9.907 V for 3S (6.607 V for 2S)<br>0x03   Increasing by 72 mV for 3S and 48mV for 2S<br>0x1D   11.851 V for 3S (7.903 V for 2S)<br>0x1E   11.923 V for 3S (7.951 V for 2S)<br>0x1F   11.995 V for 3S (7.999 V for 2S) |

#### Table 18. 0x0F: AGC\_CTRL1 Address: 0x0F

Type: R/W Reset Value: 0000\_0000 (0x00)

| Bit # | Name       | Size (Bits) | Function                                                                                                                                                                                                                                         |
|-------|------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4   | AGC_HOLD   | 4           | AGC wait time before starting AGC_RELEASE:<br>See datasheet Figure 23.<br><b>0x00   10 ms</b><br>0x01   45 ms<br>0x02   80 ms<br>Increasing in 35 ms steps such that<br>0x0D   465 ms<br>0x0E   500 ms<br>0x0F   Infinite Hold until AGC_TIMEOUT |
| 3:0   | AGC_ATTACK | 4           | AGC gain decrease ramp rate:<br>See datasheet Figure 23.<br><b>0x00   10 μs/dB</b><br>0x01   45 μs/dB<br>0x02   80 μs/dB<br>Increasing in 35/dB μs steps such that<br>0x0D   465 μs/dB<br>0x0E   500 μs/dB<br>0x0F   535 μs/dB                   |

Table 19. 0x10: AGC\_CTRL2 Address: 0x10 Type: R/W **Reset Value:** 0000\_0000 (0x00)

| Bit # | Name        | Size (Bits) | Function                                                                                                                                                                                                                                               |
|-------|-------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | Reserved    | 1           |                                                                                                                                                                                                                                                        |
| 6:4   | AGC_MAX_ATT | 3           | Maximum AGC attenuation level setting:<br>See datasheet figure 23.<br><b>000</b>   -9 dB<br>001   -8 dB<br>010   -7 dB<br>011   -6 dB<br>100   -5 dB<br>101   -4 dB<br>110   -3 dB<br>111   -2 dB                                                      |
| 3:0   | AGC_RELEASE | 4           | AGC gain increase ramp rate:<br>Steps are in 70 ms/dB. See datasheet Figure 23.<br><b>0x00   5 ms/dB</b><br>0x01   75 ms/dB<br>0x02   145 ms/dB<br>Decreasing in 70 ms/dB steps such that<br>0x0D   915 ms/dB<br>0x0E   985 ms/dB<br>0x0F   1055 ms/dB |

Table 20. 0x11: AGC\_CTRL3 Address: 0x11 Type: R/W **Reset Value:** 0000\_0000 (0x00)

| Bit # | Name        | Size (Bits) | Function                                                                                                                                                                                                                                           |
|-------|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2   | Reserved    | 6           |                                                                                                                                                                                                                                                    |
| 1:0   | AGC_TIMEOUT | 2           | Time after reaching MAX_AGC_ATT before going into STANDBY:<br>To exit STANDBY from an AGC_TIMEOUT, the chip must be reset or<br>AGC_TIMEOUT disabled<br><b>00   Disabled (will not enter STANDBY)</b><br>01   565 ms<br>10   775 ms<br>11   985 ms |

 Table 21. 0x12: MAGC\_CTRL1

 Address: 0x12

 Type: R/W

 Reset Value: 0000\_0000 (0x00)

| Bit # | Name     | Size (Bits) | Function                                                                                                                             |
|-------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 7     | RX_SLOT8 | 1           | Sets the ONA10IV to listen and react to slot 8 on the MAGC bus:<br><b>0   Ignores slot 8.</b><br>1   Listens to and reacts to slot 8 |
| 6     | RX_SLOT7 | 1           | Sets the ONA10IV to listen and react to slot 7 on the MAGC bus:<br><b>0   Ignores slot 7.</b><br>1   Listens to and reacts to slot 7 |
| 5     | RX_SLOT6 | 1           | Sets the ONA10IV to listen and react to slot 6 on the MAGC bus:<br><b>0   Ignores slot 6.</b><br>1   Listens to and reacts to slot 6 |
| 4     | RX_SLOT5 | 1           | Sets the ONA10IV to listen and react to slot 5 on the MAGC bus:<br><b>0   Ignores slot 5.</b><br>1   Listens to and reacts to slot 5 |
| 3     | RX_SLOT4 | 1           | Sets the ONA10IV to listen and react to slot 4 on the MAGC bus:<br><b>0   Ignores slot 4.</b><br>1   Listens to and reacts to slot 4 |
| 2     | RX_SLOT3 | 1           | Sets the ONA10IV to listen and react to slot 3 on the MAGC bus:<br><b>0   Ignores slot 3.</b><br>1   Listens to and reacts to slot 3 |
| 1     | RX_SLOT2 | 1           | Sets the ONA10IV to listen and react to slot 2 on the MAGC bus:<br><b>0   Ignores slot 2.</b><br>1   Listens to and reacts to slot 2 |
| 0     | RX_SLOT1 | 1           | Sets the ONA10IV to listen and react to slot 1 on the MAGC bus:<br><b>0   Ignores slot 1.</b><br>1   Listens to and reacts to slot 1 |

Table 22. 0x13: MAGC\_CTRL2 Address: 0x13 Type: R/W **Reset Value:** 0000\_0000 (0x00)

| Bit # | Name     | Size (Bits) | Function                                                                                                                        |
|-------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------|
| 7     | TX_SLOT8 | 1           | Gain information transmission on slot 8 of the MAGC bus:<br><b>0   MAGC is HiZ during slot 8</b><br>1   Device transmits slot 8 |
| 6     | TX_SLOT7 | 1           | Gain information transmission on slot 7 of the MAGC bus:<br><b>0   MAGC is HiZ during slot 7</b><br>1   Device transmits slot 7 |
| 5     | TX_SLOT6 | 1           | Gain information transmission on slot 6 of the MAGC bus:<br><b>0   MAGC is HiZ during slot 6</b><br>1   Device transmits slot 6 |
| 4     | TX_SLOT5 | 1           | Gain information transmission on slot 5 of the MAGC bus:<br><b>0   MAGC is HiZ during slot 5</b><br>1   Device transmits slot 5 |
| 3     | TX_SLOT4 | 1           | Gain information transmission on slot 4 of the MAGC bus:<br><b>0   MAGC is HiZ during slot 4</b><br>1   Device transmits slot 4 |
| 2     | TX_SLOT3 | 1           | Gain information transmission on slot 3 of the MAGC bus:<br><b>0   MAGC is HiZ during slot 3</b><br>1   Device transmits slot 3 |
| 1     | TX_SLOT2 | 1           | Gain information transmission on slot 2 of the MAGC bus:<br><b>0   MAGC is HiZ during slot 2</b><br>1   Device transmits slot 2 |
| 0     | TX_SLOT1 | 1           | Gain information transmission on slot 1 of the MAGC bus:<br><b>0   MAGC is HiZ during slot 1</b><br>1   Device transmits slot 1 |

### Table 23. 0x14: MAGC\_CTRL3 Address: 0x14 Type: R/W Reset Value: 0000\_0000 (0x00)

| Bit # | Name      | Size (Bits) | Function                                                                                                                                |
|-------|-----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7:3   | Reserved  | 5           | Reserved                                                                                                                                |
| 2:1   | MAGC_ODRV | 2           | Selects the drive capability of the MAGC output driver:<br><b>00   100% Drive</b><br>01   75% Drive<br>10   50% Drive<br>11   25% Drive |
| 0     | MAGC_EN   | 1           | Enables transmission on the MAGC output:<br><b>0   Disabled</b><br>1   Transmission enabled                                             |

| Bit # | Name     | Size (Bits) | Function                                                                                                                                                                                                                                                                                         |
|-------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6   | T_HOLD   | 2           | Length of time the chip waits below the T <sub>LIM</sub> (recovery) before it begins to increase<br>the volume:<br>If automatic recovery (ARCV_T) is not enabled, then the chip will wait in T_HOLD<br>until MRCV is written to.<br><b>00   10 ms</b><br>01   45 ms<br>10   80 ms<br>11   115 ms |
| 5:4   | T_ATTACK | 2           | The rate at which the TERR will decrease the volume: The initial step down in volume will occur immediately (<10 µs). Maximum attenuation is -12 dB. Release timing is determined by AGC_RELEASE.<br><b>00   ~2 ms/step</b><br>01   ~4 ms/step<br>10   ~6 ms/step<br>11   ~8 ms/step             |
| 3:2   | T_ATH    | 2           | The attack threshold for an over-temperature error (TERR):<br>The recover threshold is always ~10 °C lower<br><b>00   ~140 °C (~130 °C Recovery)</b><br>01   ~130 °C (~120 °C Recovery)<br>10   ~120 °C (~110 °C Recovery)<br>11   ~110 °C (~100 °C Recovery)                                    |
| 1:0   | T_SAMP   | 2           | The rate at which the die temperature is sampled: When a temperature error is detected the temperature sense is forced to be constantly on.<br><b>00   Every 40 ms</b><br>01   Every 20 ms<br>10   Every 10 ms<br>11   Constantly on                                                             |

#### Table 25. 0x16: T\_SENSE\_OUT1 Address: 0x16 Type: R

**Reset Value:** 0000\_0000 (0x00)

| Bit # | Name        | Size (Bits) |                   |                |                       | Fu                        | unctior           | า                         |                   |         |           |       |
|-------|-------------|-------------|-------------------|----------------|-----------------------|---------------------------|-------------------|---------------------------|-------------------|---------|-----------|-------|
| 7:0   | T_SENSE_OUT | 8           | Displays the sign | ned outp       | ut word<br><b>Tem</b> | l of the<br><b>peratu</b> | die ter<br>re Ser | nperati<br>I <b>se En</b> | ure sen<br>coding | ise AD0 | D:<br>LSB | Units |
|       |             |             | _OUT1 Bit         | 7              | 6                     | 5                         | 4                 | 3                         | 2                 | 1       | 0         |       |
|       |             |             | Value             | 2 <sup>5</sup> | 24                    | 2 <sup>3</sup>            | 2 <sup>2</sup>    | 2 <sup>1</sup>            | 20                | 2-1     | 2-2       | °C    |

Table 26. 0x17: T\_SENSE\_OUT2 Address: 0x17 Type: R Reset Value: 0000\_0000 (0x00)

| Bit # | Name        | Size (Bits) | Function                                                                       |
|-------|-------------|-------------|--------------------------------------------------------------------------------|
| 7:3   | Reserved    | 5           |                                                                                |
| 2:0   | T_SENSE_OUT | 3           | Displays the signed output word of the die temperature sense ADC:<br>MSB Units |
|       |             |             | T_SENSE_OUT2 Bit 10 9 8                                                        |
|       |             |             | Value –(2 <sup>8)</sup> 2 <sup>7</sup> 2 <sup>6</sup> °C                       |

| Bit # | Name      | Size (Bits) | Function                                                                                                                                                                                                                                    |
|-------|-----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5   | Reserved  | 3           | Reserved                                                                                                                                                                                                                                    |
| 4     | HPF_BP    | 1           | Bypass the high pass filters in the current and voltage sense such that DC signals can pass (i.e. – for DC gain error trim, if required):<br><b>0   Normal operation</b><br>1   High pass filter bypassed                                   |
| 3:2   | PDM_OUT   | 2           | Sets which CKI edge the current and voltage PDM sense data is sent on.<br><b>00   PDM ISNS data = falling edge, VSNS data = rising edge</b><br>01   PDM ISNS data = rising edge, VSNS data = falling edge<br>10   Reserved<br>11   Reserved |
| 1:0   | DATA_ODRV | 2           | Selects the drive strength of the DATAO output driver.<br><b>00   100% Drive</b><br>01   75% Drive<br>10   50% Drive<br>11   25% Drive                                                                                                      |

#### Table 28. 0x19: DATAO\_CTRL2 Address: 0x19 Type: R/W Reset Value: 0000\_1000 (0x08)

| Bit # | Name       | Size (Bits) | Function                                                                                                                                                                                                                                                                                                                 |
|-------|------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | I_DATAO_TX | 1           | Enables current sense data to be sent out onto DATAO:<br><b>0   Speaker Current sense data transmission disabled</b><br>1   Speaker Current sense data transmission enabled                                                                                                                                              |
| 6     | V_DATAO_TX | 1           | Enables voltage sense data to be sent out onto DATAO:<br><b>0   Speaker Voltage sense data transmission disabled</b><br>1   Speaker Voltage sense data transmission enabled                                                                                                                                              |
| 5:3   | I_SLOT     | 3           | Selects the slot that will transmit speaker current sense data:<br>000   Slot 1 (DAI = 01,10, or 11)<br>001   Slot 2 (DAI = 01,10, or 11)<br>010   Slot 3 (DAI = 10 or 11)<br>011   Slot 4 (DAI = 10 or 11)<br>100   Slot 5 (DAI = 11)<br>101   Slot 6 (DAI = 11)<br>110   Slot 7 (DAI = 11)<br>111   Slot 8 (DAI = 11)  |
| 2:0   | V_SLOT     | 3           | Selects the slot that will transmit speaker voltage data:<br><b>000   Slot 1 (DAI = 01,10, or 11)</b><br>001   Slot 2 (DAI = 01,10, or 11)<br>010   Slot 3 (DAI = 10 or 11)<br>011   Slot 4 (DAI = 10 or 11)<br>100   Slot 5 (DAI = 11)<br>101   Slot 6 (DAI = 11)<br>110   Slot 7 (DAI = 11)<br>111   Slot 8 (DAI = 11) |

4. In case sense data is programmed to the same slot, the slot priority is current (dominant), voltage, and then temperature.

| Bit # | Name       | Size (Bits) | Function                                                                                                                                                                                                                                                                                                                           |  |  |  |
|-------|------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:4   | Reserved   | 4           | Reserved                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 3     | T_DATAO_TX | 1           | Enables die temperature data to be sent out onto DATAO:<br><b>0   Die temperature sense data transmission disabled</b><br>1   Die temperature sense data transmission enabled                                                                                                                                                      |  |  |  |
| 2:0   | T_SLOT     | 3           | Selects the slot that die-temperature data will be transmitted on:         000   Slot 1 (DAI = 01,10, or 11)         001   Slot 2 (DAI = 01,10, or 11)         010   Slot 3 (DAI = 10 or 11)         011   Slot 4 (DAI = 10 or 11)         100   Slot 5 (DAI = 11)         101   Slot 6 (DAI = 11)         101   Slot 7 (DAI = 11) |  |  |  |

5. In case sense data is programmed to the same slot, the slot priority is current (dominant), voltage, and then temperature.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent\_Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor roducts, "typical" parameters which may be provided in ON Semiconductor dates the sets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products reading, explained applications, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associa

Phone: 421 33 790 2910

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: ON Semiconductor Website: www.onsemi.com

ica Technical Support: Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative