# Dimmable Quasi-Resonant Primary Side Current-Mode Controller for LED Lighting

The NCL30081 is a PWM current mode controller targeting isolated flyback and non-isolated constant current topologies. The controller operates in a quasi-resonant mode to provide high efficiency. Thanks to a novel control method, the device is able to precisely regulate a constant LED current from the primary side. This removes the need for secondary side feedback circuitry, biasing and an optocoupler.

The device is highly integrated with a minimum number of external components. A robust suite of safety protection is built in to simplify the design. This device is specifically intended for very compact space efficient designs. It supports step dimming by monitoring the AC line and detecting when the line has been toggled on–off–on by the user to reduce the light intensity in 5 steps down to 5% dimming.

#### **Features**

- Quasi-resonant Peak Current-mode Control Operation
- Primary Side Sensing (no optocoupler needed)
- Wide V<sub>CC</sub> Range
- Precise LED Constant Current Regulation ±1% Typical
- Line Feed-forward for Enhanced Regulation Accuracy
- Low LED Current Ripple
- 250 mV ±2% Guaranteed Voltage Reference for Current Regulation
- ~ 0.9 Power Factor with Valley Fill Input Stage
- Low Start-up Current (10 μA typ.)
- Small Space Saving Low Profile Package
- 5 State Quasi-log Dimmable
- Wide Temperature Range of -40 to +125°C
- Pb-free, Halide-free MSL1 Product
- Robust Protection Features
  - Over Voltage / LED Open Circuit Protection
  - Secondary Diode Short Protection
  - Output Short Circuit Protection
  - Shorted Current Sense Pin Fault Detection
  - Latched and Auto-recoverable Versions
  - ♦ Brown-out
  - V<sub>CC</sub> Under Voltage Lockout
  - ◆ Thermal Shutdown



## ON Semiconductor®

www.onsemi.com



TSOP-6 SN SUFFIX CASE 318G

#### **MARKING DIAGRAM**



AAx = Specific Device Code

x = G or H

A = Assembly Location

Y = Year

V = Work Week

■ = Pb-Free Package

(Note: Microdot may be in either location)

## **PIN CONNECTIONS**



#### **Typical Applications**

- Integral LED Bulbs
- LED Power Driver Supplies
- LED Light Engines

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 30 of this data sheet.



Figure 1. Typical Application Schematic for NCL30081

**Table 1. PIN FUNCTION DESCRIPTION** 

| Pin No | Pin Name | Function                           | Pin Description                                                                                                                          |
|--------|----------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | ZCD      | Zero Crossing Detection            | Connected to the auxiliary winding, this pin detects the core reset event.                                                               |
| 2      | GND      | -                                  | The controller ground                                                                                                                    |
| 3      | CS       | Current sense                      | This pin monitors the primary peak current                                                                                               |
| 4      | DRV      | Driver output                      | The current capability of the totem pole gate drive (+0.3/–0.5 A) makes it suitable to effectively drive a broad range of power MOSFETs. |
| 5      | VCC      | Supplies the controller            | This pin is connected to an external auxiliary voltage.                                                                                  |
| 6      | VIN      | Input voltage sensing<br>Brown-Out | This pin observes the HV rail and is used in valley selection. This pin also monitors and protects for low mains conditions.             |



Figure 2. Internal Circuit Architecture

**Table 2. MAXIMUM RATINGS TABLE** 

| Symbol                                         | Rating                                                                                                                      | Value                                         | Unit    |
|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------|
| V <sub>CC(MAX)</sub>                           | Maximum Power Supply voltage, VCC pin, continuous voltage  Maximum current for VCC pin                                      | -0.3, +35<br>Internally limited               | V<br>mA |
| V <sub>DRV(MAX)</sub><br>I <sub>DRV(MAX)</sub> | Maximum driver pin voltage, DRV pin, continuous voltage  Maximum current for DRV pin                                        | -0.3, V <sub>DRV</sub> (Note 1)<br>-500, +800 | V<br>mA |
| V <sub>MAX</sub><br>I <sub>MAX</sub>           | Maximum voltage on low power pins (except pins DRV and VCC) Current range for low power pins (except pins ZCD, DRV and VCC) | -0.3, +5.5<br>-2, +5                          | V<br>mA |
| V <sub>ZCD(MAX)</sub>                          | Maximum voltage for ZCD pin Maximum current for ZCD pin                                                                     | -0.3, +10<br>-2, +5                           | V<br>mA |
| $R_{\theta J-A}$                               | Thermal Resistance, Junction-to-Air                                                                                         | 360                                           | °C/W    |
| $T_{J(MAX)}$                                   | Maximum Junction Temperature                                                                                                | 150                                           | °C      |
|                                                | Operating Temperature Range                                                                                                 | -40 to +125                                   | °C      |
|                                                | Storage Temperature Range                                                                                                   | -60 to +150                                   | °C      |
|                                                | ESD Capability, HBM model (Note 2)                                                                                          | 4                                             | kV      |
|                                                | ESD Capability, MM model (Note 2)                                                                                           | 200                                           | V       |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. V<sub>DRV</sub> is the DRV clamp voltage V<sub>DRV(high)</sub> when V<sub>CC</sub> is higher than V<sub>DRV(high)</sub>. V<sub>DRV</sub> is V<sub>CC</sub> unless otherwise noted.

2. This device series contains ESD protection and exceeds the following tests: Human Body Model 4000 V per JEDEC JESD22–A114–F and

- Machine Model Method 200 V per JEDEC JESD22–A115–A.

  3. This device contains latch–up protection and exceeds 100 mA per JEDEC Standard JESD78 except for VIN pin which passes 60 mA.

 $\textbf{Table 3. ELECTRICAL CHARACTERISTICS} \text{ (Unless otherwise noted: For typical values } T_J = 25^{\circ}\text{C}, \ V_{CC} = 12 \ \text{V}; \\ \text{For min/max values } T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}, \ \text{Max } T_J = 150^{\circ}\text{C}, \ V_{CC} = 12 \ \text{V})$ 

| Description                                                                                                                           | Test Condition                                                                                         | Symbol                                                   | Min                   | Тур                   | Max                   | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------|-----------------------|-----------------------|------|
| STARTUP AND SUPPLY CIRCUITS                                                                                                           |                                                                                                        |                                                          |                       | •                     | •                     |      |
| Supply Voltage Startup Threshold Minimum Operating Voltage Hysteresis V <sub>CC(on)</sub> – V <sub>CC(off)</sub> Internal logic reset | V <sub>CC</sub> increasing<br>V <sub>CC</sub> decreasing<br>V <sub>CC</sub> decreasing                 | VCC(on) VCC(off) VCC(HYS) VCC(reset)                     | 16<br>8.2<br>8<br>3.5 | 18<br>8.8<br>-<br>4.5 | 20<br>9.4<br>–<br>5.5 | V    |
| Over Voltage Protection VCC OVP threshold                                                                                             |                                                                                                        | V <sub>CC(OVP)</sub>                                     | 26                    | 28                    | 30                    | V    |
| V <sub>CC(off)</sub> noise filter<br>V <sub>CC(reset)</sub> noise filter–                                                             |                                                                                                        | $t_{VCC(off)}$<br>$t_{VCC(reset)}$                       | -<br>-                | 5<br>20               | -<br>-                | μS   |
| Startup current                                                                                                                       |                                                                                                        | I <sub>CC(start)</sub>                                   | _                     | 13                    | 30                    | μΑ   |
| Startup current in fault mode                                                                                                         |                                                                                                        | I <sub>CC(sFault)</sub>                                  | -                     | 46                    | 60                    | μΑ   |
| Supply Current Device Disabled/Fault Device Enabled/No output load on pin 5 Device Switching (F <sub>sw</sub> = 65 kHz)               | $V_{CC} > V_{CC(off)}$ $F_{sw} = 65 \text{ kHz}$ $C_{DRV} = 470 \text{ pF},$ $F_{sw} = 65 \text{ kHz}$ | I <sub>CC1</sub><br>I <sub>CC2</sub><br>I <sub>CC3</sub> | 0.8<br>_<br>_         | 1.0<br>2.15<br>2.6    | 1.4<br>4.0<br>5.0     | mA   |
| CURRENT SENSE                                                                                                                         |                                                                                                        |                                                          |                       | •                     | •                     | •    |
| Maximum Internal current limit                                                                                                        |                                                                                                        | V <sub>ILIM</sub>                                        | 0.95                  | 1                     | 1.05                  | V    |
| Leading Edge Blanking Duration for $V_{\text{ILIM}}$ $(T_j = -25^{\circ}\text{C to } 125^{\circ}\text{C})$                            |                                                                                                        | t <sub>LEB</sub>                                         | 250                   | 300                   | 350                   | ns   |
| Leading Edge Blanking Duration for $V_{ILIM}$ ( $T_j = -40^{\circ}\text{C}$ to $125^{\circ}\text{C}$ )                                |                                                                                                        | t <sub>LEB</sub>                                         | 240                   | 300                   | 350                   | ns   |
| Input Bias Current                                                                                                                    | DRV high                                                                                               | I <sub>bias</sub>                                        | _                     | 0.02                  | _                     | μΑ   |
| Propagation delay from current detection to gate off-state                                                                            |                                                                                                        | t <sub>ILIM</sub>                                        | _                     | 50                    | 150                   | ns   |
| Threshold for immediate fault protection activation                                                                                   |                                                                                                        | V <sub>CS(stop)</sub>                                    | 1.35                  | 1.5                   | 1.65                  | V    |
| Leading Edge Blanking Duration for V <sub>CS(stop)</sub>                                                                              |                                                                                                        | t <sub>BCS</sub>                                         | -                     | 120                   | -                     | ns   |
| Blanking time for CS to GND short detection $V_{pinVIN} = 1 \text{ V}$                                                                |                                                                                                        | t <sub>CS(blank1)</sub>                                  | 8.0                   | -                     | 14.0                  | μs   |
| Blanking time for CS to GND short detection $V_{pinVIN} = 3.3 \text{ V}$                                                              |                                                                                                        | t <sub>CS(blank2)</sub>                                  | 2.6                   | -                     | 4.6                   | μS   |
| GATE DRIVE                                                                                                                            |                                                                                                        |                                                          |                       |                       |                       |      |
| Drive Resistance DRV Sink DRV Source                                                                                                  |                                                                                                        | R <sub>SNK</sub><br>R <sub>SRC</sub>                     | -<br>-                | 13<br>30              | -<br>-                | Ω    |
| Drive current capability DRV Sink (Note 4) DRV Source (Note 4)                                                                        |                                                                                                        | I <sub>SNK</sub><br>I <sub>SRC</sub>                     | -                     | 500<br>300            | -<br>-                | mA   |
| Rise Time (10% to 90%)                                                                                                                | C <sub>DRV</sub> = 470 pF                                                                              | t <sub>r</sub>                                           | _                     | 40                    | _                     | ns   |
| Fall Time (90% to 10%)                                                                                                                | C <sub>DRV</sub> = 470 pF                                                                              | t <sub>f</sub>                                           | -                     | 30                    | -                     | ns   |
| DRV Low Voltage                                                                                                                       | $V_{CC} = V_{CC(off)} + 0.2 \text{ V}$ $C_{DRV} = 470 \text{ pF},$ $R_{DRV} = 33 \text{ k}\Omega$      | $V_{DRV(low)}$                                           | 8                     | -                     | -                     | V    |
| DRV High Voltage                                                                                                                      | $V_{CC} = 30 \text{ V}$ $C_{DRV} = 470 \text{ pF},$ $R_{DRV} = 33 \text{ k}\Omega$                     | $V_{DRV(high)}$                                          | 10                    | 12                    | 14                    | V    |

<sup>4.</sup> Guaranteed by design

 $\textbf{Table 3. ELECTRICAL CHARACTERISTICS} \text{ (Unless otherwise noted: For typical values } T_J = 25^{\circ}\text{C}, \ V_{CC} = 12 \ \text{V}; \\ \text{For min/max values } T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}, \ \text{Max } T_J = 150^{\circ}\text{C}, \ V_{CC} = 12 \ \text{V})$ 

| Description                                                                                                                                   | Test Condition                                            | Symbol                             | Min       | Тур         | Max       | Unit          |
|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------------------|-----------|-------------|-----------|---------------|
| ZERO VOLTAGE DETECTION CIRCUIT                                                                                                                |                                                           |                                    |           |             |           |               |
| ZCD threshold voltage                                                                                                                         | V <sub>ZCD</sub> increasing                               | V <sub>ZCD(THI)</sub>              | 25        | 45          | 65        | mV            |
| ZCD threshold voltage (Note 4)                                                                                                                | V <sub>ZCD</sub> decreasing                               | V <sub>ZCD(THD)</sub>              | 5         | 25          | 45        | mV            |
| ZCD hysteresis (Note 4)                                                                                                                       | V <sub>ZCD</sub> increasing                               | V <sub>ZCD(HYS)</sub>              | 10        | _           | -         | mV            |
| Threshold voltage for output short circuit or aux. winding short circuit detection                                                            |                                                           | V <sub>ZCD(short)</sub>            | 0.8       | 1           | 1.2       | V             |
| Short circuit detection Timer                                                                                                                 | V <sub>ZCD</sub> < V <sub>ZCD(short)</sub>                | t <sub>OVLD</sub>                  | 70        | 90          | 110       | ms            |
| Auto-recovery timer duration                                                                                                                  |                                                           | t <sub>recovery</sub>              | 3         | 4           | 5         | s             |
| Input clamp voltage<br>High state<br>Low state                                                                                                | I <sub>pin1</sub> = 3.0 mA<br>I <sub>pin1</sub> = -2.0 mA | V <sub>CH</sub><br>V <sub>CL</sub> | _<br>_0.9 | 9.5<br>-0.6 | _<br>-0.3 | V             |
| Propagation Delay from valley detection to DRV high                                                                                           | V <sub>ZCD</sub> decreasing                               | t <sub>DEM</sub>                   | _         | _           | 150       | ns            |
| Equivalent time constant for ZCD input (Note 4)                                                                                               |                                                           | t <sub>PAR</sub>                   | _         | 20          | -         | ns            |
| Blanking delay after on-time                                                                                                                  |                                                           | t <sub>BLANK</sub>                 | 2.25      | 3           | 3.75      | μS            |
| Timeout after last demag transition                                                                                                           |                                                           | t <sub>TIMO</sub>                  | 5         | 6.5         | 8         | μS            |
| CONSTANT CURRENT CONTROL                                                                                                                      |                                                           |                                    |           |             |           |               |
| Reference Voltage at T <sub>j</sub> = 25°C                                                                                                    |                                                           | $V_{REF}$                          | 245       | 250         | 255       | mV            |
| Reference Voltage T <sub>j</sub> = -40°C to 125°C                                                                                             |                                                           | $V_{REF}$                          | 242.5     | 250         | 257.5     | mV            |
| 70% reference voltage                                                                                                                         |                                                           | V <sub>REF50</sub>                 | -         | 175         | -         | mV            |
| 40% reference voltage                                                                                                                         |                                                           | V <sub>REF50</sub>                 | _         | 100         | -         | mV            |
| 25% reference voltage                                                                                                                         |                                                           | V <sub>REF50</sub>                 | -         | 62.5        | -         | mV            |
| 10% reference voltage                                                                                                                         |                                                           | V <sub>REF50</sub>                 | -         | 25          | -         | mV            |
| 5% reference voltage                                                                                                                          |                                                           | V <sub>REF50</sub>                 | -         | 12.5        | -         | mV            |
| Current sense lower threshold for detection of the leakage inductance reset time                                                              |                                                           | V <sub>CS(low)</sub>               | 30        | 55          | 80        | mV            |
| LINE FEED-FORWARD                                                                                                                             |                                                           |                                    |           |             |           |               |
| V <sub>VIN</sub> to I <sub>CS(offset)</sub> conversion ratio                                                                                  |                                                           | K <sub>LFF</sub>                   | 15        | 17          | 19        | μ <b>A</b> /V |
| Offset current maximum value                                                                                                                  | $V_{pinVIN} = 4.5 V$                                      | I <sub>offset(MAX)</sub>           | 67.5      | 76.5        | 85.5      | μΑ            |
| V <sub>REF</sub> value below which the offset current source is turned off                                                                    | V <sub>REF</sub> decreases                                | V <sub>REF(off)</sub>              | -         | 15          | -         | mV            |
| V <sub>REF</sub> value above which the offset current source is turned on                                                                     | V <sub>REF</sub> increases                                | V <sub>REF(on)</sub>               | -         | 20          | -         | mV            |
| VALLEY SELECTION                                                                                                                              |                                                           |                                    | •         |             | •         |               |
| Threshold for line range detection $V_{in}$ increasing (1 <sup>st</sup> to 2 <sup>nd</sup> valley transition for $V_{REF} > 0.75 \text{ V}$ ) | V <sub>VIN</sub> increases                                | $V_{HL}$                           | 2.28      | 2.4         | 2.52      | V             |
| Threshold for line range detection $V_{in}$ decreasing (2 <sup>nd</sup> to 1 <sup>st</sup> valley transition for $V_{REF} > 0.75 \text{ V}$ ) | V <sub>VIN</sub> decreases                                | V <sub>LL</sub>                    | 2.18      | 2.3         | 2.42      | V             |
| Blanking time for line range detection                                                                                                        |                                                           | t <sub>HL(blank)</sub>             | 15        | 25          | 35        | ms            |

4. Guaranteed by design

 $\textbf{Table 3. ELECTRICAL CHARACTERISTICS} \text{ (Unless otherwise noted: For typical values } T_J = 25^{\circ}\text{C}, \ V_{CC} = 12 \ \text{V}; \\ \text{For min/max values } T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}, \ \text{Max } T_J = 150^{\circ}\text{C}, \ V_{CC} = 12 \ \text{V})$ 

| Description                                                                                                     | Test Condition                                   | Symbol                      | Min   | Тур   | Max   | Unit |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------------------|-------|-------|-------|------|
| VALLEY SELECTION                                                                                                |                                                  |                             |       | •     | •     |      |
| Valley thresholds                                                                                               |                                                  |                             |       |       |       | mV   |
| 1st to 2nd valley transition at LL and 2nd to 3rd valley HL                                                     | V <sub>REF</sub> decreases                       | V <sub>VLY1-2/2-3</sub>     | 177.5 | 187.5 | 197.5 |      |
| 2 <sup>nd</sup> to 1 <sup>st</sup> valley transition at LL and 3 <sup>rd</sup> to 2 <sup>nd</sup> valley HL     | V <sub>REF</sub> increases                       | V <sub>VLY2-1/3-2</sub>     | 185.0 | 195.0 | 205.0 |      |
| 2 <sup>nd</sup> to 4 <sup>th</sup> valley transition at LL and 3 <sup>rd</sup> to 5 <sup>th</sup> valley HL     | V <sub>REF</sub> decreases                       | V <sub>VLY2-4/3-5</sub>     | 117.5 | 125.0 | 132.5 |      |
| 4 <sup>th</sup> to 2 <sup>nd</sup> valley transition at LL and 5 <sup>th</sup> to 3 <sup>rd</sup> valley HL     | V <sub>REF</sub> increases                       | V <sub>VLY4-2/5-3</sub>     | 125.0 | 132.5 | 140.0 |      |
| 4 <sup>th</sup> to 7 <sup>th</sup> valley transition at LL and 5 <sup>th</sup> to 8 <sup>th</sup> valley HL     | V <sub>REF</sub> decreases                       | V <sub>VLY4-7/5-8</sub>     | _     | 75.0  | _     |      |
| 7 <sup>th</sup> to 4 <sup>th</sup> valley transition at LL and 8 <sup>th</sup> to 5 <sup>th</sup> valley HL     | V <sub>REF</sub> increases                       | V <sub>VLY7-4/8-5</sub>     | _     | 82.5  | _     |      |
| 7 <sup>th</sup> to 11 <sup>th</sup> valley transition at LL and 8 <sup>th</sup> to 12 <sup>th</sup> valley HL   | V <sub>REF</sub> decreases                       | V <sub>VLY7-11/8-12</sub>   | _     | 37.5  | _     |      |
| 11 <sup>th</sup> to 7 <sup>th</sup> valley transition at LL and 12 <sup>th</sup> to 8 <sup>th</sup> valley HL   | V <sub>REF</sub> increases                       | V <sub>VLY11-7/12-8</sub>   | _     | 50.0  | _     |      |
| 11 <sup>th</sup> to 13 <sup>th</sup> valley transition at LL and 12 <sup>th</sup> to 15 <sup>th</sup> valley HL | V <sub>REF</sub> decreases                       | V <sub>VLY11-13/12-15</sub> | _     | 15.0  | _     |      |
| 13 <sup>th</sup> to 11 <sup>th</sup> valley transition at LL and 15 <sup>th</sup> to 12 <sup>th</sup> valley HL | V <sub>REF</sub> increases                       | V <sub>VLY13-11/15-12</sub> | _     | 20.0  | _     |      |
| THERMAL SHUTDOWN                                                                                                |                                                  |                             |       |       |       |      |
| Thermal Shutdown (Note 4)                                                                                       | Device switching (F <sub>SW</sub> around 65 kHz) | T <sub>SHDN</sub>           | 130   | 155   | 170   | °C   |
| Thermal Shutdown Hysteresis (Note 4)                                                                            |                                                  | T <sub>SHDN(HYS)</sub>      | -     | 55    | -     | °C   |
| BROWN-OUT                                                                                                       |                                                  |                             |       |       |       |      |
| Brown-Out ON level (IC start pulsing)                                                                           | V <sub>SD</sub> increasing                       | V <sub>BO(on)</sub>         | 0.90  | 1     | 1.10  | V    |
| Brown-Out OFF level (IC shuts down)                                                                             | V <sub>SD</sub> decreasing                       | V <sub>BO(off)</sub>        | 0.85  | 0.9   | 0.95  | V    |
| BO comparators delay                                                                                            |                                                  | t <sub>BO(delay)</sub>      | -     | 30    | -     | μS   |
| Brown–Out blanking time                                                                                         |                                                  | t <sub>BO(blank)</sub>      | 35    | 50    | 65    | ms   |
| Brown-out pin bias current                                                                                      |                                                  | I <sub>BO(bias)</sub>       | -250  | _     | 250   | nA   |

<sup>4.</sup> Guaranteed by design



Figure 3. V<sub>CC(on)</sub> vs. Junction Temperature



Figure 4. V<sub>CC(off)</sub> vs. Junction Temperature



Figure 5. V<sub>CC(OVP)</sub> vs. Junction Temperature



Figure 6. I<sub>CC1</sub> vs. Junction Temperature



Figure 7. I<sub>CC2</sub> vs. Junction Temperature



Figure 8. I<sub>CC3</sub> vs. Junction Temperature



Figure 9. I<sub>CC(start)</sub> vs. Junction Temperature



Figure 10. I<sub>CC(sFault)</sub> vs. Junction Temperature



Figure 11. V<sub>CS(stop)</sub> vs. Junction Temperature



Figure 12.  $V_{\text{ILIM}}$  vs. Junction Temperature



Figure 13.  $t_{LEB}$  vs. Junction Temperature



Figure 14.  $t_{\mbox{\footnotesize BLANK}}$  vs. Junction Temperature



Figure 15. t<sub>TIMO</sub> vs. Junction Temperature



Figure 16. V<sub>REF</sub> vs. Junction Temperature



Figure 17. V<sub>REF70</sub> vs. Junction Temperature



Figure 18. V<sub>REF40</sub> vs. Junction Temperature



Figure 19.  $V_{REF25}$  vs. Junction Temperature



Figure 20.  $V_{REF10}$  vs. Junction Temperature



Figure 21. V<sub>REF05</sub> vs. Junction Temperature



Figure 22. V<sub>CS(low)</sub> vs. Junction Temperature



Figure 23. K<sub>LFF</sub> vs. Junction Temperature



Figure 24.  $V_{HL}$  vs. Junction Temperature



Figure 25.  $V_{LL}$  vs. Junction Temperature



Figure 26. t<sub>HL(BLANK)</sub> vs. Junction Temperature

#### **TYPICAL CHARACTERISTICS**



**Temperature** 

Figure 32.  $V_{VLY7-4/8-5}$  vs. Junction

**Temperature** 





Figure 39. t<sub>BO(BLANK)</sub> vs. Junction Temperature

Figure 40.  $t_{\rm OVLD}$  vs. Junction Temperature



Figure 41.  $t_{recovery}$  vs. Junction Temperature

#### **Application Information**

The NCL30081 implements a current—mode architecture operating in quasi—resonant mode. Thanks to proprietary circuitry, the controller is able to accurately regulate the secondary side current of the flyback converter without using any opto—coupler or measuring directly the secondary side current.

- Quasi–Resonance Current–Mode Operation:
   implementing quasi–resonance operation in peak
   current–mode control, the NCL30081 optimizes the
   efficiency by switching in the valley of the MOSFET
   drain–source voltage. Thanks to a smart control
   algorithm, the controller locks–out in a selected valley
   and remains locked until the input voltage or the output
   current set point significantly changes.
- Primary Side Constant Current Control: thanks to a
  proprietary circuit, the controller is able to compensate
  for the leakage inductance of the transformer and allow
  accurate control of the secondary side current.
- Line Feed-forward: compensation for possible variation of the output current caused by system slew rate variation.
- Open LED protection: if the voltage on the VCC pin exceeds an internal limit, the controller shuts down and waits 4 seconds before restarting switching.

- Brown-Out: the controller includes a brown-out circuit with a validation timer which safely stops the controller in the event that the input voltage is too low.
   The device will automatically restart if the line recovers.
- Cycle-by-cycle peak current limit: when the current sense voltage exceeds the internal threshold V<sub>ILIM</sub>, the MOSFET is turned off for the rest of the switching cycle.
- Winding Short-Circuit Protection: an additional comparator with a short LEB filter (t<sub>BCS</sub>) senses the CS signal and stops the controller if V<sub>CS</sub> reaches 1.5 x V<sub>ILIM</sub>. For noise immunity reasons, this comparator is enabled only during the main LEB duration t<sub>LEB</sub>.
- Output Short–circuit protection: If a very low voltage is applied on ZCD pin for 90 ms (nominal), the controllers assume that the output or the ZCD pin is shorted to ground and enters shutdown. The auto–restart version (B suffix) waits 4 seconds, then the controller restarts switching. In the latched version (A suffix), the controller is latched as long as  $V_{CC}$  stays above the  $V_{CC(reset)}$  threshold.
- **Step dimming:** Each time the IC detects a brown–out condition, the output current is decreased by discrete steps.

## **Constant Current Control**

Figure 43 portrays the primary and secondary current of a flyback converter in discontinuous conduction mode

(DCM). Figure 42 shows the basic circuit of a flyback converter.



Figure 42. Basic Flyback Converter Schematic

During the on–time of the MOSFET, the bulk voltage  $V_{bulk}$  is applied to the magnetizing and leakage inductors  $L_p$  and  $L_{leak}$  and the current ramps up.

When the MOSFET is turned—off, the inductor current first charges  $C_{lump}$ . The output diode is off until the voltage across  $L_{D}$  reverses and reaches:

$$N_{sp}(V_{out} + V_f)$$
 (eq. 1)

The output diode current increase is limited by the leakage inductor. As a consequence, the secondary peak current is reduced:

$$I_{D,pk} < \frac{I_{L,pk}}{N_{SD}}$$
 (eq. 2)

The diode current reaches its peak when the leakage inductor is reset. Thus, in order to accurately regulate the output current, we need to take into account the leakage inductor current. This is accomplished by sensing the clamping network current. Practically, a node of the clamp capacitor is connected to  $R_{\text{sense}}$  instead of the bulk voltage  $V_{\text{bulk}}$ . Then, by reading the voltage on the CS pin, we have an image of the primary current (red curve in Figure 43).

When the diode conducts, the secondary current decreases linearly from  $I_{D,Dk}$  to zero. When the diode current has

turned off, the drain voltage begins to oscillate because of the resonating network formed by the inductors ( $L_p + L_{leak}$ ) and the lump capacitor. This voltage is reflected on the auxiliary winding wired in flyback mode. Thus, by looking at the auxiliary winding voltage, we can detect the end of the conduction time of secondary diode. The constant current control block picks up the leakage inductor current, the end of conduction of the output rectifier and controls the drain current to maintain the output current constant.

We have:

$$I_{out} = \frac{V_{REF}}{2N_{sp}R_{sense}}$$
 (eq. 3)

The output current value is set by choosing the sense resistor:

$$R_{\text{sense}} = \frac{V_{\text{ref}}}{2N_{\text{SD}}I_{\text{out}}}$$
 (eq. 4)

From Equation 3, the first key point is that the output current is independent of the inductor value. Moreover, the leakage inductance does not influence the output current value as the reset time is taken into account by the controller.



Figure 43. Flyback Currents and Auxiliary Winding Voltage in DCM

#### Internal Soft-Start

At startup or after recovering from a fault, there is a small internal soft—start of 40  $\mu$ s.

In addition, during startup, as the output voltage is zero volts, the demagnetization time is long and the constant

current control block will slowly increase the peak current towards its nominal value as the output voltage grows. Figure 44 shows a soft-start simulation example for a 9 W LED power supply.



Figure 44. Startup Simulation Showing the Natural Soft-start

## Cycle-by-Cycle Current Limit

When the current sense voltage exceeds the internal threshold  $V_{ILIM}$ , the MOSFET is turned off for the rest of the switching cycle (Figure 45).

## Winding and Output Diode Short-Circuit Protection

In parallel with the cycle-by-cycle sensing of the CS pin, another comparator with a reduced LEB (t<sub>BCS</sub>) and a higher threshold (1.5 V typical) is able to sense winding short-circuit and immediately stops the DRV pulses. The controller goes into auto-recovery mode in version B.

In version A, the controller is latched. In latch mode, the DRV pulses stop and VCC ramps up and down. The circuit un–latches when VCC pin voltage drops below  $V_{CC(reset)}$  threshold.



Figure 45. Winding Short Circuit Protection, Max. Peak Current Limit Circuits

## **Step Dimming**

The step dimming function decreases the output current from 100% to 5% of its nominal value in discrete steps. There are 5 steps in total. Table 4 shows the different steps value and the corresponding output current set–point. Each time a brown–out is detected, the output current is decreased by decreasing the reference voltage  $V_{REF}$  setting the output current value.

When the 5% dimming step is reached, if a brown-out event occurs, the controller restarts at 100% of the output current.

**Table 4. DIMMING STEPS** 

| Dimming Step | l <sub>out</sub> | Perceived Light |
|--------------|------------------|-----------------|
| ON           | 100%             | 100%            |
| 1            | 70%              | 84%             |
| 2            | 40%              | 63%             |
| 3            | 25%              | 50%             |
| 4            | 10%              | 32%             |
| 5            | 5%               | 17%             |

#### Note

The power supply designer must ensure that  $V_{CC}$  stays high enough when the light is turned—off to let the controller memorize the dimming step state.

The power supply designer should use a split  $V_{CC}$  circuit for step dimming with a capacitor allowing providing enough  $V_{CC}$  for 1 s (47  $\mu F$  to 100  $\mu F$  capacitor).

The step dimming state is memorized by the controller until  $V_{CC}$  crosses  $V_{CC(reset)}$ .



Figure 46. Split VCC Supply



Figure 47. Step Dimming Chronograms

## **V<sub>CC</sub>** Over Voltage Protection (Open LED Protection)

If no output load is connected to the LED power supply, the controller must be able to safely limit the output voltage excursion. In the NCL30081, when the  $V_{CC}$  voltage reaches the  $V_{CC(OVP)}$  threshold, the controller stops the DRV pulses and the 4–s timer starts counting. The IC re–start switching after the 4–s timer has elapsed as long as  $V_{CC} \ge V_{CC(on)}$ . This is illustrated in Figure 48.



Figure 48. Open LED Protection Chronograms

#### **Valley Lockout**

Quasi-Square wave resonant systems have a wide switching frequency excursion. The switching frequency increases when the output load decreases or when the input voltage increases. The switching frequency of such systems must be limited.

The NCL30081 changes valley as the input voltage increases and as the output current set-point is varied (thermal fold-back and step dimming). This limits the switching frequency excursion. Once a valley is selected, the controller stays locked in the valley until the input

voltage or the output current set—point varies significantly. This avoids valley jumping and the inherent noise caused by this phenomenon.

The input voltage is sensed by the VIN pin. The internal logic selects the operating valley according to VIN pin voltage (Figure 49) and the dimming state imposed by the Step Dimming feature.

By default, when the output current is not dimmed, the controller operates in the first valley at low line and in the second valley at high line.



Figure 49. Line Range Detection

**Table 5. VALLEY SELECTION** 

|                                                                                             |            |                                            | VIN pin v        | oltage for valle                                                                            | y change         |     |                       |
|---------------------------------------------------------------------------------------------|------------|--------------------------------------------|------------------|---------------------------------------------------------------------------------------------|------------------|-----|-----------------------|
| I <sub>out</sub> value at which the controller changes valley (I <sub>out</sub> decreasing) |            | V <sub>VIN</sub> decreases<br><del>◄</del> |                  | I <sub>out</sub> value at which the controller changes valley (I <sub>out</sub> increasing) |                  |     |                       |
|                                                                                             |            | 0                                          | -LL-             | 2.3 V                                                                                       | -HL-             | 5 V |                       |
|                                                                                             | 100%       |                                            | 1 <sup>st</sup>  |                                                                                             | 2 <sup>nd</sup>  |     | 100%                  |
| es<br>S                                                                                     | 75%        |                                            | 2 <sup>nd</sup>  |                                                                                             | 3 <sup>rd</sup>  |     | 78%                   |
| lout decreases                                                                              | 50%        |                                            | 4 <sup>th</sup>  |                                                                                             | 5 <sup>th</sup>  |     | - 53%                 |
| t dec                                                                                       | 30%<br>15% |                                            | 7 <sup>th</sup>  |                                                                                             | 8 <sup>th</sup>  |     | 33% General Section 1 |
|                                                                                             | 6%         |                                            | 11 <sup>th</sup> |                                                                                             | 12 <sup>th</sup> |     | 8%                    |
|                                                                                             | 0%         |                                            | 13 <sup>th</sup> |                                                                                             | 15 <sup>th</sup> |     | 0%                    |
|                                                                                             |            | 0                                          | -LL-             | 2.4 V                                                                                       | -HL-             | 5 V |                       |
|                                                                                             |            |                                            |                  | V <sub>VIN</sub> increases                                                                  |                  |     |                       |
|                                                                                             |            |                                            | VIN pin v        | oltage for valle                                                                            | y change         |     |                       |

#### **Zero Crossing Detection Block**

The ZCD pin allows detecting when the drain-source voltage of the power MOSFET reaches a valley.

A valley is detected when the voltage on pin 1 crosses below the  $V_{ZCD(THD)}$  internal threshold.

At startup or in case of extremely damped free oscillations, the ZCD comparator may not be able to detect

the valleys. To avoid such a situation, the NCL30081 features a Time–Out circuit that generates pulses if the voltage on ZCD pin stays below the  $V_{ZCD(THD)}$  threshold for 6.5  $\mu s$ .

The time-out also acts as a substitute clock for the valley detection and simulates a missing valley in case of too damped free oscillations.



Figure 50. Time-out Chronograms

Normally with this type of time—out function, in the event the ZCD pin or the auxiliary winding is shorted, the controller could continue switching leading to improper regulation of the LED current. Moreover during an output short circuit, the controller will strive to maintain constant current operation. To avoid these scenarios, a protection circuit consisting of a comparator and secondary timer starts counting when the ZCD voltage is below the  $V_{ZCD(short)}$  threshold. If this timer reaches 90 ms, the controller detects a fault and shutdown. The auto–restart version (B suffix) waits 4 seconds, then the controller restarts switching. In the latched version (A suffix), the controller is latched as long as  $V_{CC}$  stays above the  $V_{CC(reset)}$  threshold.

#### Line Feed-forward

Because of internal and external propagation delays, the MOSFET is not turned—off immediately when the current set—point is reached. As a result, the primary peak current is slightly higher than expected resulting in a small output current error which can be compensated for during component selection.

Normally this error would increase if the input line voltage increased because the slew rate through the primary inductance would increase. To compensate the peak current increase brought by the variation, a positive voltage proportional to the line voltage is added to the current sense signal. The amount of offset voltage can be adjusted using the  $R_{\rm LFF}$  resistor as shown in Figure 51. The offset voltage is applied only during the MOSFET on—time and when  $I_{\rm out}$  is above 6% of the nominal output current.



Figure 51. Line Feed-forward Schematic

#### Brown-out

In order to protect the supply against a very low input voltage, the NCL30081 features a brown—out circuit with a fixed ON/OFF threshold. The controller is allowed to start if a voltage higher than 1 V is applied to the VIN pin and

shuts-down if the VIN pin voltage decreases and stays below 0.9 V for 50 ms nominal. Exiting a brown-out condition overrides the hiccup on  $V_{CC}$  ( $V_{CC}$  does not wait to reach  $V_{CC(off)}$ ) and the IC immediately goes into startup mode ( $I_{CC} = I_{CC(start)}$ ).





Figure 53. Brown-Out Chronograms (Valley Fill circuit is used)

#### **CS Pin Short Circuit Protection**

Normally, if the CS pin or the sense resistor is shorted to ground, the Driver will not be able to turn off, leading to potential damage of the power supply. To avoid this, the NCL30081 features a circuit to protect the power supply

against a short circuit of the CS pin. When the MOSFET is on, if the CS voltage stays below  $V_{CS(low)}$  after the adaptive blanking timer has elapsed, the controller shuts down and will attempt to restart on the next  $V_{CC}$  hiccup.



Figure 54. CS Pin Short Circuit Protection Schematic

#### **Fault Management**

#### OFF Mode

The circuit turns off whenever a major condition prevents it from operating:

- Incorrect feeding of the circuit: "UVLO high". The UVLO signal becomes high when V<sub>CC</sub> drops below V<sub>CC(off)</sub> and remains high until V<sub>CC</sub> exceeds V<sub>CC(on)</sub>.
- V<sub>CC</sub> OVP
- Output diode short circuit protection: "WOD\_SCP high"
- Output / Auxiliary winding Short circuit protection: "Aux\_SCP high"
- Die over temperature (TSD)
- Brown-Out: "BO NOK" high
- Pin CS short circuited to GND: "CS\_short high"

In this mode, the DRV pulses are stopped and the controller turn-off some circuits to decrease the internal consumption.  $V_{CC}$  voltage decrease through the controller own consumption ( $I_{CC1}$ ).

For the output diode short circuit protection, the output / aux. winding short circuit protection and the  $V_{CC}$  OVP, the controller waits 4 seconds (auto–recovery timer) and then initiates a startup sequence ( $V_{CC} \ge V_{CC(on)}$ ) before re–starting switching.

#### **Latch Mode**

This mode is activated by the output diode short–circuit protection (WOD\_SCP) and the Aux\_SCP in **version A only.** 

In this mode, the DRV pulses are stopped and the controller is latched. There are hiccups on  $V_{CC}$ .

The circuit un–latches when  $V_{CC} < V_{CC(reset)}$ .



Figure 55. State Diagram for B Version Faults



Figure 56. State Diagram for A Version Faults





NOTE 5

#### TSOP-6 3.00x1.50x0.90, 0.95P **CASE 318G ISSUE W**

**DATE 26 FEB 2024** 



- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018.
- CONTROLLING DIMENSION: MILLIMETERS.
  MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM
  LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.
- 4. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H.

  5. PIN 1 INDICATOR MUST BE LOCATED IN THE INDICATED ZONE



| N   | 1ILLIM | IETER:   | Z    |  |  |  |
|-----|--------|----------|------|--|--|--|
| DIM | MIN    | NDM      | MAX  |  |  |  |
| Α   | 0.90   | 1.00     | 1.10 |  |  |  |
| A1  | 0.01   | 0.06     | 0.10 |  |  |  |
| A2  | 0.80   | 0.90     | 1.00 |  |  |  |
| b   | 0.25   | 0.38     | 0.50 |  |  |  |
| C   | 0.10   | 0.18     | 0.26 |  |  |  |
| D   | 2.90   | 3.00     | 3.10 |  |  |  |
| E   | 2.50   | 2.75     | 3.00 |  |  |  |
| E1  | 1.30   | 1.50     | 1.70 |  |  |  |
| е   | 0.85   | 0.95     | 1.05 |  |  |  |
| L   | 0.20   | 0.40     | 0.60 |  |  |  |
| L2  | (      | 0.25 BSC |      |  |  |  |
| М   | 0°     |          | 10°  |  |  |  |





#### RECOMMENDED MOUNTING FOOTPRINT

\*For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference manual, SDLDERRM/D.

| DOCUMENT NUMBER: | 98ASB14888C               | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |
|------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| DESCRIPTION:     | TSOP-6 3.00x1.50x0.90, 0. | TSOP-6 3.00x1.50x0.90, 0.95P                                                                                                                                                     |  |  |  |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

## TSOP-6 3.00x1.50x0.90, 0.95P CASE 318G

ISSUE W

**DATE 26 FEB 2024** 

# GENERIC MARKING DIAGRAM\*



XXX = Specific Device Code

e XXX = Specific Device Code

A =Assembly Location

M = Date Code= Pb-Free Package

Y = Year

- - - 1 L

W = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1: PIN 1. DRAIN 2. DRAIN 3. GATE 4. SOURCE 5. DRAIN 6. DRAIN                                | STYLE 2: PIN 1. EMITTER 2 2. BASE 1 3. COLLECTOR 1 4. EMITTER 1 5. BASE 2 6. COLLECTOR 2    | STYLE 3: PIN 1. ENABLE 2. N/C 3. R BOOST 4. Vz 5. V in 6. V out                            | STYLE 4: PIN 1. N/C 2. V in 3. NOT USED 4. GROUND 5. ENABLE 6. LOAD                      | STYLE 5: PIN 1. EMITTER 2 2. BASE 2 3. COLLECTOR 1 4. EMITTER 1 5. BASE 1 6. COLLECTOR 2 | STYLE 6: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. EMITTER 5. COLLECTOR 6. COLLECTOR |
|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| STYLE 7: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. N/C 5. COLLECTOR 6. EMITTER                     | STYLE 8: PIN 1. Vbus 2. D(in) 3. D(in)+ 4. D(out)+ 5. D(out) 6. GND                         | STYLE 9: PIN 1. LOW VOLTAGE GATE 2. DRAIN 3. SOURCE 4. DRAIN 5. DRAIN 6. HIGH VOLTAGE GATE | STYLE 10:<br>PIN 1. D(OUT)+<br>2. GND<br>3. D(OUT)-<br>4. D(IN)-<br>5. VBUS<br>6. D(IN)+ | STYLE 11: PIN 1. SOURCE 1 2. DRAIN 2 3. DRAIN 2 4. SOURCE 2 5. GATE 1 6. DRAIN 1/GATE 2  | STYLE 12:<br>PIN 1. I/O<br>2. GROUND<br>3. I/O<br>4. I/O<br>5. VCC<br>6. I/O        |
| STYLE 13:<br>PIN 1. GATE 1<br>2. SOURCE 2<br>3. GATE 2<br>4. DRAIN 2<br>5. SOURCE 1<br>6. DRAIN 1 | STYLE 14: PIN 1. ANODE 2. SOURCE 3. GATE 4. CATHODE/DRAIN 5. CATHODE/DRAIN 6. CATHODE/DRAIN |                                                                                            | LE 16: 1. ANODE/CATHODE 2. BASE 3. EMITTER 4. COLLECTOR 5. ANODE 6. CATHODE              | STYLE 17: PIN 1. EMITTER 2. BASE 3. ANODE/CATHODE 4. ANODE 5. CATHODE 6. COLLECTOR       |                                                                                     |

| DOCUMENT NUMBER: | 98ASB14888C               | Electronic versions are uncontrolled except when accessed directly from the Document Reposito Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:     | TSOP-6 3.00x1.50x0.90, 0. | 95P                                                                                                                                                                           | PAGE 2 OF 2 |  |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales