## High-Voltage Switcher for Low Power Offline SMPS <br> NCP10670B, NCP10671B, NCP10672B

The NCP1067X products integrate a fixed frequency current mode controller with a 700 V MOSFET. Available in a SOIC-7 package, the NCP1067X offer a high level of integration, including soft-start, frequency-jittering, short-circuit protection, skip-cycle, ramp compensation, and a Dynamic Self-Supply (eliminating the need for an auxiliary winding).

During nominal load operation, the NCP1067X switches at one of the available frequencies ( 60 or 100 kHz ). When the output power demand diminishes, the IC automatically enters into a skip mode to reduce the standby consumption down.

Protection features include: a timer to detect an overload or a short-circuit event, Overvoltage Protection with auto-recovery.

For improved standby performance, the connection of an auxiliary winding or supplying the IC from the output, stops the DSS operation and helps to reduce input power consumption below 25 mW at high line.

NCP1067x can be seamlessly used both in non-isolated and in isolated topologies.

## Features

- Built-in 700 V MOSFET with $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ of $34 \Omega$ (NCP10670/1) and $12 \Omega$ (NCP10672)
- Large Creepage Distance Between High-Voltage Pins
- Current-Mode Fixed Frequency Operation - 60 or 100 kHz
- Fixed Ramp Compensation
- Direct Feedback Connection for Non-isolated Converter
- Skip-Cycle Operation at Low Peak Currents Only
- Dynamic Self-Supply: No Need for an Auxiliary Winding
- Internal 4 ms Soft-Start
- Auto-Recovery Output Short Circuit Protection with Timer-Based Detection
- Auto-Recovery Overvoltage Protection with Auxiliary Winding Operation
- Frequency Jittering for Better EMI Signature
- No Load Input Consumption < 25 mW
- These Devices are $\mathrm{Pb}-$ Free and are RoHS Compliant


## Applications

- Auxiliary / Standby Isolated and Non-Isolated Power Supplies
- Power Meter SMPS
- Wide Vin Low Power Industrial SMPS



## PIN CONNECTION



## ORDERING INFORMATION

See detailed ordering and shipping information on page 23 of this data sheet.

## NCP10670B, NCP10671B, NCP10672B

Table 1. PRODUCTS INFOS \& INDICATIVE MAXIMUM OUTPUT POWER

| Product | $\mathrm{R}_{\text {DS(on) }}$ | IIPK(0) | $230 \mathrm{Vac} \pm 15 \%$ |  | 85-265 Vac |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Adapter | OpenFrame | Adapter | OpenFrame |
| NCP10670 60 kHz | $34 \Omega$ | 100 mA | 1.1 W | 2.7 W | 0.6 W | 1.5 W |
| NCP10671 60 kHz | $34 \Omega$ | 250 mA | 2.7 W | 6.7 W | 1.5 W | 3.7 W |
| NCP10672 100 kHz | $12 \Omega$ | 780 mA | 6.2 W | 15.5 W | 3.3 W | 7.8 W |

1. Informative values only, with $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{T}_{\text {case }}=100^{\circ} \mathrm{C}$, Self supply via Auxiliary winding and circuit mounted on minimum copper area as recommended.

Table 2. SELECTION TABLE

| Device | Frequency | $\mathbf{R}_{\text {DS(on) }}$ | Package Type |  |
| :---: | :---: | :---: | :---: | :---: |
| NCP10670 | 60 kHz | 34 | 100 mA | SOIC-7 <br> (Pb-Free) |
| NCP10670 | 100 kHz | 34 | 100 mA |  |
| NCP10671 | 60 kHz | 34 | 250 mA |  |
| NCP10671 | 100 kHz | 34 | 250 mA |  |
| NCP10672 | 60 kHz | 12 | 780 mA |  |
| NCP10672 | 100 kHz | 12 | 780 mA |  |



Figure 1. Typical Non-Isolated Application (Buck Converter)


Figure 2. Typical Isolated Application (Flyback Converter)

PIN DESCRIPTION

| Pin No. |  |  |  |
| :---: | :---: | :---: | :--- |
| SOIC-7 | Name | Function | Powers the internal <br> circuitry |
| 1 | $V_{\mathrm{CC}}$ | This pin is connected to an external capacitor. <br> The $\mathrm{V}_{\mathrm{CC}}$ includes an auto-recovery over voltage protection. |  |
| 2 | Comp | Compensation <br> The error amplifier output is available on this pin. The network connected <br> between this pin and ground adjusts the regulation loop bandwidth. Also, by <br> connecting an opto-coupler to this pin, the peak current set point is adjusted <br> accordingly to the output power demand. |  |
| 3 | Drain | Drain connection | The internal drain MOSFET connection |
| 4 | GND | The IC Ground |  |
| $5-7$ | FB | Feedback signal input | This is the inverting input of the trans conductance error amplifier. It is normally <br> connected to the switching power supply output through a resistor divider. |
| 8 |  |  |  |

Table 3. TYPICAL APPLICATION


Table 3. TYPICAL APPLICATION



Figure 3. Simplified Internal Circuit Architecture

## NCP10670B, NCP10671B, NCP10672B

MAXIMUM RATINGS (All voltages related to GND terminal)

| Symbol | Parameter | Rating | Units |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Power supply voltage, $\mathrm{V}_{\mathrm{Cc}}$ pin, continuous voltage | -0.3 to 20 | V |
| Vinmax | Voltage on all pins, except Drain and $\mathrm{V}_{\mathrm{CC}}$ pin | -0.3 to 10 | V |
| BVdss | Drain voltage | -0.3 to 700 | V |
| $I_{C C}$ | Maximum Current into $\mathrm{V}_{\mathrm{CC}}$ pin | 10 | mA |
| $\mathrm{I}_{\mathrm{DS} \text { (PK) }}$ | Drain Current Peak during Transformer Saturation ( $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}$ ): <br> NCP10670 <br> NCP10671 <br> NCP10672 <br> Drain Current Peak during Transformer Saturation ( $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$ ): <br> NCP10670 <br> NCP10671 <br> NCP10672 <br> Drain Current Peak during Transformer Saturation $\left(\mathrm{T}_{J}=25^{\circ} \mathrm{C}\right)$ : <br> NCP10670 <br> NCP10671 <br> NCP10672 | $\begin{gathered} 300 \\ 300 \\ 850 \\ \\ 335 \\ 335 \\ 950 \\ \\ 520 \\ 520 \\ 1500 \end{gathered}$ | mA <br> mA <br> mA <br> mA <br> mA <br> mA <br> mA <br> mA <br> mA |
| $\mathrm{R}_{\theta \mathrm{J}-\mathrm{A}}$ | Thermal Resistance Junction-to-Air - NCP10670(1) SOIC7 with $200 \mathrm{~mm}^{2}$ of 35- $\mu$ copper area | 116 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\theta \mathrm{J}-\mathrm{A}}$ | Thermal Resistance Junction-to-Air - NCP10672 SOIC7 with $200 \mathrm{~mm}^{2}$ of 35- $\mu$ copper area | 102 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| TJMAX | Maximum Junction Temperature | 150 | ${ }^{\circ} \mathrm{C}$ |
|  | Storage Temperature Range | -60 to +150 | ${ }^{\circ} \mathrm{C}$ |
| HBM | Human Body Model ESD Capability per JEDEC JESD22-A114F | 2 | kV |
| CDM | Charged-Device Model ESD Capability per JEDEC JESD22-C101E | 1 | kV |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.
2. This device contains latch-up protection and exceeds 100 mA per JEDEC Standard JESD78.


Figure 4. Spike Limits

## ELECTRICAL CHARACTERISTICS

( $\mathrm{Tj}=25^{\circ} \mathrm{C}$, for min/max values $\mathrm{Tj}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{Vcc}=14 \mathrm{~V}$ unless otherwise noted)

| Symbol | Rating | Pin | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

SUPPLY SECTION AND VCc MANAGEMENT

| $\mathrm{V}_{\mathrm{CC} \text { (on) }}$ | $\mathrm{V}_{\mathrm{CC}}$ increasing level at which the switcher starts operation | 1 | 8.4 | 9.0 | 9.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC} \text { (min) }}$ | $\mathrm{V}_{\mathrm{CC}}$ decreasing level at which the HV current source restarts | 1 | 7.0 | 7.5 | 7.8 | V |
| $\mathrm{V}_{\mathrm{CC} \text { (off) }}$ | $\mathrm{V}_{\text {CC }}$ decreasing level at which the switcher stops operation (UVLO) | 1 | 6.7 | 7.0 | 7.2 | V |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Internal IC consumption, NCP10670 switching at 60 kHz Internal IC consumption, NCP10670 switching at 100 kHz Internal IC consumption, NCP10671 switching at 60 kHz Internal IC consumption, NCP10671 switching at 100 kHz Internal IC consumption, NCP10672 switching at 60 kHz Internal IC consumption, NCP10672 switching at 100 kHz | 1 | $\begin{aligned} & - \\ & - \\ & - \\ & - \end{aligned}$ | $\begin{aligned} & 0.84 \\ & 0.88 \\ & 0.84 \\ & 0.88 \\ & 0.91 \\ & 1.00 \end{aligned}$ | $\begin{aligned} & 1.05 \\ & 1.10 \\ & 1.05 \\ & 1.10 \\ & 1.15 \\ & 1.25 \end{aligned}$ | mA |
| ICCskip | Internal IC consumption, COMP is 0 V (No switching on MOSFET) | 1 | - | 340 | - | $\mu \mathrm{A}$ |

## POWER SWITCH CIRCUIT

| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | Power Switch Circuit on-state resistance NCP10670, NCP10671 (Id = 50 mA ) $\begin{aligned} & \mathrm{Tj}=25^{\circ} \mathrm{C} \\ & \mathrm{Ti}=125^{\circ} \mathrm{C} \end{aligned}$ $\mathrm{Tj}=125^{\circ} \mathrm{C}$ <br> NCP10672 (Id = 50 mA ) $\mathrm{Tj}=25^{\circ} \mathrm{C}$ $\mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C}$ | 4 |  | $\begin{aligned} & 34 \\ & 65 \\ & 12 \\ & 22 \end{aligned}$ | $\begin{aligned} & 41 \\ & 72 \\ & \\ & 14 \\ & 24 \end{aligned}$ | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $B V_{\text {DSS }}$ | Power Switch Circuit \& Startup breakdown voltage (ID $_{\text {(off) }}=120 \mu \mathrm{~A}, \mathrm{Tj}=25^{\circ} \mathrm{C}$ ) | 4 | 700 | - | - | V |
| ${ }^{\text {DSSS(off) }}$ | Power Switch \& Startup breakdown voltage off-state leakage current $\begin{aligned} & \mathrm{Tj}=125^{\circ} \mathrm{C}(\mathrm{Vds}=700 \mathrm{~V}) \\ & \mathrm{Tj}=25^{\circ} \mathrm{C}(\mathrm{Vds}=700 \mathrm{~V}) \end{aligned}$ | 4 | - | $\begin{aligned} & 7 \\ & 1 \end{aligned}$ | - | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{r}} \\ & \mathrm{t}_{\mathrm{f}} \end{aligned}$ | Switching characteristics ( $R_{L}=50 \Omega, V_{D S}$ set for $I_{\text {drain }}=0.7 \times$ lim $)$ Turn-on time ( $90 \%$ - 10\%) Turn-off time ( $10 \%$ - $90 \%$ ) | 4 | - | $\begin{aligned} & 20 \\ & 10 \end{aligned}$ | - | ns |
| $\mathrm{t}_{\mathrm{on}(\text { min })}$ | Minimum on time NCP10670 NCP10671 NCP10672 | 4 | - | $\begin{aligned} & 200 \\ & 200 \\ & 230 \end{aligned}$ | - | ns ns ns |

INTERNAL START-UP CURRENT SOURCE

| $\mathrm{I}_{\text {start1 }}$ | High-voltage current source, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}(\mathrm{on})}-200 \mathrm{mV}$ | 4 | 4 | 8 | 12 |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {start2 }}$ | High-voltage current source, $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ | 4 | - | 0.4 | - |
| $\mathrm{V}_{\mathrm{CCTH}}$ | VCC Transient level for Istart1 to Istart2 toggling point | 1 | - | 1.2 | - |
| $\mathrm{V}_{\text {start(min) }}$ | Minimum startup voltage, $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ | 4 | - | - | 2 |

## CURRENT COMPARATOR

| IIPK | Maximum internal current setpoint at $50 \%$ duty cycle $\mathrm{FB}=2 \mathrm{~V}, \mathrm{Tj}=25^{\circ} \mathrm{C}$ <br> NCP10670 <br> NCP10671 <br> NCP10672 | - | - | $\begin{gathered} 83 \\ 208 \\ 650 \end{gathered}$ | - | mA <br> mA <br> mA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1 \mathrm{IPK}(0)$ | Maximum internal current setpoint at beginning of switching cycle $\mathrm{FB}=2 \mathrm{~V}, \mathrm{Tj}=25^{\circ} \mathrm{C}$ <br> NCP10670 <br> NCP10671 <br> NCP10672 | - | $\begin{gathered} 85 \\ 223 \\ 702 \end{gathered}$ | $\begin{aligned} & 100 \\ & 250 \\ & 780 \end{aligned}$ | $\begin{aligned} & 115 \\ & 277 \\ & 858 \end{aligned}$ | mA <br> mA <br> mA |
| IIPKSW | Final switch current with a primary slope of $200 \mathrm{~mA} / \mathrm{us}$, Fsw $=60 \mathrm{kHz}$ (Note 3) <br> NCP10670 <br> NCP10671 <br> NCP10672 | - | - | $\begin{aligned} & 120 \\ & 258 \\ & 740 \end{aligned}$ | - | mA <br> mA <br> mA |

## ELECTRICAL CHARACTERISTICS

( $\mathrm{Tj}=25^{\circ} \mathrm{C}$, for min $/ \mathrm{max}$ values $\mathrm{Tj}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{Vcc}=14 \mathrm{~V}$ unless otherwise noted) (continued)

| Symbol | Rating | Pin | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

CURRENT COMPARATOR

| IIPKSW | Final switch current with a primary slope of $200 \mathrm{~mA} / \mu \mathrm{s}$, $F_{\text {SW }}=100 \mathrm{kHz}$ (Note 3) <br> NCP10670 <br> NCP10671 <br> NCP10672 |  | - | $\begin{aligned} & 120 \\ & 250 \\ & 710 \end{aligned}$ | - | mA <br> mA <br> mA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tss | Soft-start duration (guaranteed by design) | - | - | 4 | - | ms |
| $\mathrm{t}_{\text {prop }}$ | Propagation delay from current detection to drain OFF state | - | - | 70 | - | ns |
| $t_{\text {LEB }}$ | Leading Edge Blanking Duration <br> NCP10670 <br> NCP10671 <br> NCP10672 | - | - | $\begin{aligned} & 130 \\ & 130 \\ & 160 \end{aligned}$ | - | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |

INTERNAL OSCILLATOR

| $\mathrm{f}_{\text {Osc }}$ | Oscillation frequency, 60 kHz version, $\mathrm{Tj}=25^{\circ} \mathrm{C}($ Note 4) | - | 54 | 60 | 66 | kHz |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {Osc }}$ | Oscillation frequency, 100 kHz version, $\mathrm{Tj}=25^{\circ} \mathrm{C}($ Note 4) | - | 90 | 100 | 110 | kHz |
| $\mathrm{f}_{\mathrm{j} \text { itter }}$ | Frequency jittering in percentage of fosc | - | - | $\pm 6$ | - | $\%$ |
| $\mathrm{f}_{\text {swing }}$ | Jittering swing frequency | - | - | 300 | - | Hz |
| $\mathrm{D}_{\max }$ | Maximum duty-cycle | - | 62 | 66 | 72 | $\%$ |

ERROR AMPLIFIER SECTION

| $\mathrm{V}_{\text {REF }}$ | Voltage Feedback Input $\left(\mathrm{V}_{\text {COMP }}=2.5 \mathrm{~V}\right)$ | 8 | 3.2 | 3.3 | 3.4 | V |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{FB}}$ | Input Bias Current $\left(\mathrm{V}_{\mathrm{FB}}=3.3 \mathrm{~V}\right)$ | 8 | - | 1 | - | $\mu \mathrm{A}$ |
| $\mathrm{G}_{\mathrm{M}}$ | Transconductance | 2 | - | 2 | - | mS |
| $\mathrm{I}_{\text {OTAlim }}$ | OTA maximum current capability $\left(\mathrm{V}_{\mathrm{FB}}>\mathrm{V}_{\text {OTAen }}\right)$ | 2 | - | $+150 /-150$ | - | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OTAen }}$ | FB voltage to disable OTA | 8 | 0.7 | 1.3 | 1.7 | V |

## COMPENSATION SECTION

| ICOMPfault | COMP current for which Fault is detected | 2 | - | -40 | - | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICOMP100\% | COMP current for which internal current set-point is 100\% (IIPK(0)) | 2 | - | -44 | - | $\mu \mathrm{A}$ |
| ICOMPfreeze | COMP current for which internal current set-point is: IFreeze1, 2 or 3 (NCP10670/1/2) | 2 | - | -80 | - | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {COMP(REF) }}$ | Equivalent pull-up voltage in linear regulation range (Guaranteed by design) | 2 | - | 2.7 | - | V |
| $\mathrm{R}_{\text {COMP(up) }}$ | Equivalent feedback resistor in linear regulation range (Guaranteed by design) | 2 | - | 17.7 | - | $\mathrm{k} \Omega$ |

SKIP CYCLE

| $\mathrm{I}_{\text {COMPskip }}$ | The COMP pin current level to enter skip mode | 2 | - | -120 | - | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {Freeze1 }}$ | Internal minimum current setpoint ( $\mathrm{I}_{\text {COMP }}=\mathrm{I}_{\text {COMPFreeze }}$ ) in NCP10670 | - | - | 35 | - | mA |
| $\mathrm{I}_{\text {Freeze2 }}$ | Internal minimum current setpoint (ICOMP $=\mathrm{I}_{\text {COMPFreeze }}$ ) in NCP10671 | - | - | 92 | - | mA |
| $\mathrm{I}_{\text {Freeze3 }}$ | Internal minimum current setpoint (ICOMP = ICOMPFreeze) in NCP10672 | - | - | 270 | - | mA |

RAMP COMPENSATION

| $\mathrm{S}_{\mathrm{a}(60)}$ | The internal ramp compensation @ 60 kHz : <br> NCP10670 <br> NCP10671 <br> NCP10672 | - | - | $\begin{gathered} 2.8 \\ 8.4 \\ 15.6 \end{gathered}$ | - | $\mathrm{mA} / \mu \mathrm{s}$ $\mathrm{mA} / \mathrm{us}$ $\mathrm{mA} / \mu \mathrm{s}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{S}_{\mathrm{a}(100)}$ | The internal ramp compensation @ 100 kHz : <br> NCP10670 <br> NCP10671 <br> NCP10672 | - | - | $\begin{aligned} & 4.7 \\ & 14 \\ & 26 \end{aligned}$ | - | $\mathrm{mA} / \mathrm{us}$ $\mathrm{mA} / \mathrm{us}$ $\mathrm{mA} / \mathrm{us}$ |

ELECTRICAL CHARACTERISTICS
( $\mathrm{Tj}=25^{\circ} \mathrm{C}$, for $\mathrm{min} / \mathrm{max}$ values $\mathrm{Tj}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{Vcc}=14 \mathrm{~V}$ unless otherwise noted) (continued)

| Symbol | Rating | Pin | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

PROTECTIONS

| $\mathrm{t}_{\text {SCP }}$ | Fault validation further to error flag assertion | - | 35 | 48 | - |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {recovery }}$ | OFF phase in fault mode | - | - | 400 | - |
| $\mathrm{V}_{\text {OVP }}$ | $V_{\text {CC }}$ voltage at which the switcher stops pulsing | 1 | 17.0 | 18.0 | 18.8 |
| $\mathrm{t}_{\mathrm{OVP}}$ | The filter of $\mathrm{V}_{\text {CC }}$ OVP comparator | - | - | 8 |  |

TEMPERATURE MANAGEMENT

| TSD | Temperature shutdown (Guaranteed by design) | - | 150 | 163 | - | ${ }^{\circ} \mathrm{C}$ |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| TSD $_{\text {HYST }}$ | Hysteresis in shutdown (Guaranteed by design) | - | - | 20 | - | ${ }^{\circ} \mathrm{C}$ |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
3. The final switch current is: $I_{\text {IPK }(0)} /\left(V_{i n} / L_{p}+S_{a}\right) \times V_{\text {in }} / L_{p}+V_{\text {in }} / L_{p} \times t_{\text {prop }}$, with $S_{a}$ the built-in slope compensation, Vin the input voltage, $L_{p}$ the primary inductor in a flyback, and $t_{\text {prop }}$ the propagation delay..
4. Oscillator frequency is measured with disabled jittering.

TYPICAL CHARACTERISTICS


Figure 5. $\mathrm{V}_{\mathrm{CC}(\mathrm{on})}$ vs. Temperature


Figure 7. $\mathrm{V}_{\mathrm{CC}(\mathrm{off})} \mathrm{vs}$. Temperature


Figure 6. $\mathbf{V}_{\mathbf{C C}(\min )}$ vs. Temperature


Figure 8. IDSS(off) vs. Temperature


Figure 9. ICC1 (10670_60k) vs. Temperature


Figure 11. ICC1 (10672_60k) vs. Temperature


Figure 13. IIPK(0) 10670 vs. Temperature


Figure 15. $I_{\mathrm{IPK}(0) 10672}$ vs. Temperature


Figure 10. ICC1 (NCP10670_100k) vs. Temperature


Figure 12. ICC1 (10672_100k) Vs. Temperature


Figure 14. IIPK(0) 10671 vs. Temperature


Figure 16. $I_{\text {freeze } 10670}$ vs. Temperature


Figure 17. $\mathrm{I}_{\text {freeze } 10671}$ vs. Temperature


Figure 19. R DS(on) $10670 / 1^{\text {vs. Temperature }}$


Figure 21. fosc6o vs. Temperature


Figure 23. Istart vs. Temperature


Figure 18. $\mathrm{I}_{\text {freeze } 10672}$ vs. Temperature


Figure 20. $\mathbf{R}_{\text {DS(on) } 10672}$ vs. Temperature


Figure 22. $\mathbf{f}_{\mathrm{OSC} 100}$ vs. Temperature


Figure 24. $I_{\text {start2 }}$ vs. Temperature

TYPICAL CHARACTERISTICS (continued)


Figure 25. trecovery vs. Temperature


Figure 27. Vovp vs. Temperature


Figure 29. VotAen vs. Temperature


Figure 31. $\mathbf{f}_{\text {min }}$ vs. Temperature


Figure 26. $\mathrm{D}_{(\max )}$ vs. Temperature


Figure 28. $\mathrm{t}_{\mathrm{SCP}}$ vs. Temperature


Figure 30. VREF Vs. Temperature


Figure 32. $\mathbf{V}_{\text {start(min) }}$ vs. Temperature

## NCP10670B, NCP10671B, NCP10672B

## APPLICATION INFORMATION

## INTRODUCTION

The NCP1067X offers a complete current-mode control solution. The component integrates everything needed to build a rugged and cost effective Switch-Mode Power Supply (SMPS) featuring low standby power. The Quick Selection Table is on details the differences between references, mainly peak current setpoints, $\mathrm{R}_{\mathrm{DS}(\text { on) }}$ value and operating frequency.

- Current-mode operation: the controller uses current-mode control architecture.
- 700 V _ _ Power MOSFET: Due to onsemi Very High Voltage Integrated Circuit technology, the circuit hosts a high-voltage power MOSFET featuring a 34 or $12 \Omega$ $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}-\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$. This value lets the designer build a power supply up to 7.8 W operated on universal mains. An internal current source delivers the startup current, necessary to crank the power supply.
- Dynamic Self-Supply: Due to the internal high voltage current source, this device could be used in the application without the auxiliary winding to provide supply voltage.
- Short circuit protection: by permanently monitoring the COMP line activity, the IC is able to detect the presence of a short-circuit, immediately reducing the output power for a total system protection. $\mathrm{At}_{\mathrm{SCP}}$ timer is started as soon as the COMP current is below threshold, $\mathrm{I}_{\text {COMPfault }}$, which indicates the maximum peak current. If at the end of this timer the fault is still present, then the device enters a safe, auto-recovery burst mode, affected by a fixed timer recurrence, $t_{\text {recovery. }}$. Once the short has disappeared, the controller resumes and goes back to normal operation.
- Built-in VCC Over Voltage Protection: when the auxiliary winding is used to bias the $\mathrm{V}_{\mathrm{CC}}$ pin (no DSS), an internal comparator is connected to $\mathrm{V}_{\mathrm{CC}}$ pin. In case the voltage on the pin exceeds a level of $\mathrm{V}_{\text {OVP }}(18 \mathrm{~V}$ typically), the controller immediately stops switching and waits a full timer period ( $\mathrm{t}_{\text {recovery }}$ ) before attempting to restart. If the fault is gone, the controller resumes operation. If the fault is still there, e.g. a broken opto-coupler, the controller protects the load through a safe burst mode.
- Frequency jittering: an internal low-frequency modulation signal varies the pace at which the oscillator frequency is modulated. This helps spreading out energy in conducted noise analysis.
- Soft-Start: a 4 ms soft-start ensures a smooth startup sequence, reducing output overshoots.
- Skip: if SMPS naturally exhibits a good efficiency at nominal load, they begin to be less efficient when the
output power demand diminishes. By skipping un-needed switching cycles, the NCP1067X drastically reduces the power wasted during light load conditions.


## Startup sequence

When the power supply is first powered from the mains outlet, the internal current source (typically 8.0 mA ) is biased and charges up the $\mathrm{V}_{\mathrm{CC}}$ capacitor from the drain pin. Once the voltage on this $\mathrm{V}_{\mathrm{CC}}$ capacitor reaches the $\mathrm{V}_{\mathrm{CC}}$ (on) level (typically 9.0 V ), the current source turns off and pulses are delivered by the output stage: the circuit is awake and activates the power MOSFET if the bulk voltage is above $\mathrm{V}_{\text {start(min) }}(22 \mathrm{~V} \mathrm{dc})$. Figure 33 details the simplified internal circuitry.


Figure 33. The Internal Arrangement of the Start-up Circuitry

Being loaded by the circuit consumption, the voltage on the $\mathrm{V}_{\mathrm{CC}}$ capacitor goes down. When $\mathrm{V}_{\mathrm{CC}}$ is below $\mathrm{V}_{\mathrm{CC}(\mathrm{min})}$ level (7.5 V typically), it activates the internal current source to bring $\mathrm{V}_{\mathrm{CC}}$ toward $\mathrm{V}_{\mathrm{CC}(o n)}$ level and stops again: a cycle takes place whose low frequency depends on the $\mathrm{V}_{\mathrm{CC}}$ capacitor and the IC consumption. A 1.5 V ripple takes place on the $\mathrm{V}_{\mathrm{CC}}$ pin whose average value equals $\left(\mathrm{V}_{\mathrm{CC}(\text { on })}+\right.$ $\left.\mathrm{V}_{\mathrm{CC}(\min )}\right) / 2$. Figure 34 portrays a typical operation of the DSS.


Figure 34. The Charge/Discharge Cycle Over a $1 \mu \mathrm{~F} \mathrm{~V}_{\mathrm{CC}}$ Capacitor

As one can see, even if there is auxiliary winding to provide energy for $\mathrm{V}_{\mathrm{CC}}$, it happens that the device is still biased by DSS during start-up time or some fault mode when the voltage on auxiliary winding is not ready yet. The $\mathrm{V}_{\mathrm{CC}}$ capacitor shall be dimensioned to avoid $\mathrm{V}_{\mathrm{CC}}$ crosses $\mathrm{V}_{\mathrm{CC}(\text { off })}$ level, which stops operation. The $\Delta \mathrm{V}$ between $\mathrm{V}_{\mathrm{CC}(\mathrm{min})}$ and $\mathrm{V}_{\mathrm{CC}(\text { off })}$ is 0.5 V . There is no current source to charge $\mathrm{V}_{\mathrm{CC}}$ capacitor when driver is on, i.e. drain voltage is close to zero. Hence the $\mathrm{V}_{\mathrm{CC}}$ capacitor can be calculated using

$$
\begin{equation*}
\mathrm{C}_{\mathrm{VCC}} \geq \frac{\mathrm{I}_{\mathrm{CC} 1} \mathrm{D}_{\max }}{\mathrm{f}_{\mathrm{OSC}} \cdot \Delta \mathrm{~V}} \tag{eq.1}
\end{equation*}
$$

Take the 60 kHz device as an example. $\mathrm{C}_{\mathrm{VCC}}$ should be above

$$
\begin{equation*}
\frac{0.84 \mathrm{~m} \cdot 72 \%}{54 \mathrm{kHz} \cdot 0.5}=22 \mathrm{nF} \tag{eq.2}
\end{equation*}
$$

A margin that covers the temperature drift and the voltage drop due to switching inside FET should be considered, and thus a capacitor above $0.1 \mu \mathrm{~F}$ is appropriate.

The $\mathrm{V}_{\mathrm{CC}}$ capacitor has only a supply role and its value does not impact other parameters such as fault duration or the frequency sweep period for instance. As one can see on Figure 33, an internal OVP comparator, protects the switcher against lethal $\mathrm{V}_{\mathrm{CC}}$ runaways. This situation can occur if the feedback loop optocoupler fails, for instance, and you would like to protect the converter against an over voltage event. In that case, the over voltage protection (OVP) circuit and immediately stops the output pulses for $\mathrm{t}_{\text {recovery }}$ duration ( 400 ms typically). Then a new start-up attempt takes place to check whether the fault has disappeared or not. The OVP paragraph gives more design details on this particular section.

## NCP10670B, NCP10671B, NCP10672B

## Fault Condition - Short-circuit on $\mathbf{V}_{\mathbf{C C}}$

In some fault situations, a short-circuit can purposely occur between $\mathrm{V}_{\mathrm{CC}}$ and GND. In high line conditions $\left(\mathrm{V}_{\mathrm{HV}}=370 \mathrm{~V}_{\mathrm{DC}}\right)$ the current delivered by the startup device will seriously increase the junction temperature. For instance, since $I_{\text {start1 }}$ equals 4 mA (the min corresponds to the highest $\mathrm{T}_{\mathrm{j}}$ ), the device would dissipate $370 \cdot 4 \mathrm{~m} 1.48 \mathrm{~W}$. To avoid this situation, the controller includes a novel circuitry made of two startup levels, $\mathrm{I}_{\text {start1 }}$ and $\mathrm{I}_{\text {start2 }}$. At power-up, as long as $\mathrm{V}_{\mathrm{CC}}$ is below a 1.2 V level, the source delivers $\mathrm{I}_{\text {start2 }}$ (around $400 \mu \mathrm{~A}$ typical), then, when $\mathrm{V}_{\mathrm{CC}}$ reaches 1.2 V , the source smoothly transitions to $\mathrm{I}_{\text {start1 }}$ and delivers its nominal value. As a result, in case of short-circuit between $\mathrm{V}_{\mathrm{CC}}$ and GND, the power dissipation will drop to $370 \cdot 400 \mu=148 \mathrm{~mW}$. Figure 34 portrays this particular behavior.

The first startup period is calculated by the formula $\mathrm{C} \cdot \mathrm{V}=\mathrm{I} \cdot \mathrm{t}$, which implies a $1 \mu \cdot 1.2 / 400 \mu=3 \mathrm{~ms}$ startup time for the first sequence. The second sequence is obtained by toggling the source to 8 mA with a delta V of $\mathrm{V}_{\mathrm{CC}(\text { on })}-\mathrm{V}_{\mathrm{CCTH}}=9.0-1.2=7.8 \mathrm{~V}$, which finally leads to a second startup time of $1 \mu \cdot 7.8 / 8 \mathrm{~m}=975 \mu \mathrm{~s}$. The total startup time becomes $3 \mathrm{~m}+0.975 \mathrm{~m}=3.975 \mathrm{~ms}$. Please note that this calculation is approximated by the presence of the knee in the vicinity of the transition.

## Fault Condition - Output Short-circuit

As soon as $\mathrm{V}_{\mathrm{CC}}$ reaches $\mathrm{V}_{\mathrm{CC}(o n)}$, drive pulses are internally enabled. If everything is correct, the auxiliary winding increases the voltage on the $\mathrm{V}_{\mathrm{CC}}$ pin as the output voltage rises. During the start-sequence, the controller smoothly ramps up the peak drain current to maximum setting, i.e. $\mathrm{I}_{\text {IPK }}$, which is reached after a typical period of 4 ms . When the output voltage is not regulated, the current coming through COMP pin is below $\mathrm{I}_{\text {COMPfault }}$ level ( $40 \mu \mathrm{~A}$ typically), which is not only during the startup period but also anytime an overload occurs, an internal error flag is asserted, Ipflag, indicating that the system has reached its maximum current limit set point. The assertion of this flag triggers a fault counter $\mathrm{t}_{\mathrm{SCP}}$ ( 48 ms typically). If at counter completion, $\mathrm{I}_{\text {pflag }}$ remains asserted, all driving pulses are stopped and the part stays off in $\mathrm{t}_{\text {recovery }}$ duration (about 400 ms ). A new attempt to re-start occurs and will last 48 ms providing the fault is still present. If the fault still affects the output, a safe burst mode is entered, affected by a low duty-cycle operation ( $11 \%$ ). When the fault disappears, the power supply quickly resumes operation. Figure 35 depicts this particular mode:


Figure 35. In Case of Short-circuit or Overload, the NCP1067X Protects Itself and the Power Supply via a Low Frequency Burst Mode. The $\mathbf{V}_{\mathrm{cc}}$ is Maintained by the Current Source and Self-supplies the Controller.

## Auto-recovery Over Voltage Protection

The particular NCP1067X arrangement offers a simple way to prevent output voltage runaway when the optocoupler fails. As Figure 36 shows, a comparator monitors the $\mathrm{V}_{\mathrm{CC}}$ pin. If the auxiliary pushes too much voltage into the $\mathrm{C}_{\mathrm{VCC}}$ capacitor, then the controller considers an OVP situation and stops the internal drivers. When an OVP occurs, all switching pulses are permanently disabled. After $\mathrm{t}_{\text {recovery }}$ delay, it resumes the internal drivers. If the failure symptom still exists, e.g. feedback opto-coupler fails, the device keeps the auto-recovery OVP mode. It is recommended insertion of a resistor ( $R_{\text {limit }}$ ) between the auxiliary dc level and the $\mathrm{V}_{\mathrm{CC}}$ pin to protect the

IC against high voltage spikes, which can damage the IC, and to filter out the Vcc line to avoid undesired OVP activation. $R_{\text {limit }}$ should be carefully selected to avoid triggering the OVP as we discussed, but also to avoid disturbing the $\mathrm{V}_{\mathrm{CC}}$ in low / light load conditions.

Self-supplying controllers in extremely low standby applications often puzzles the designer. Actually, if a SMPS operated at nominal load can deliver an auxiliary voltage of an arbitrary $16 \mathrm{~V}\left(\mathrm{~V}_{\text {nom }}\right)$, this voltage can drop below 10 V ( $\mathrm{V}_{\text {stby }}$ ) when entering standby. This is because the recurrence of the switching pulses expands so much that the low frequency re-fueling rate of the $\mathrm{V}_{\mathrm{CC}}$ capacitor is not enough to keep a proper auxiliary voltage.


Figure 36. A More Detailed View of the NCP1067X Offers Better Insight on How to Properly Wire an Auxiliary Winding


Figure 37 Describes the Main Signal Variations when the Part Operates in Auto-recovery OVP:

Figure 37. If the VCC Current Exceeds a Certain Threshold, an Auto-recovery Protection is Activated

## NCP10670B, NCP10671B, NCP10672B

## Soft-start

The NCP1067X features a 4 ms soft-start which reduces the power-on stress but also contributes to lower the output overshoot. Figure 38 shows a typical operating waveform.

The NCP1067X features a novel patented structure which offers a better soft-start ramp, almost ignoring the start-up pedestal inherent to traditional current-mode supplies:


Figure 38. The 4 ms Soft-start Sequence

## Jittering

Frequency jittering is a method used to soften the EMI signature by spreading the energy in the vicinity of the main switching component. The NCP1067X offers a $\pm 6 \%$ deviation of the nominal switching frequency. The sweep
sawtooth is internally generated and modulates the clock up and down with a fixed frequency of 300 Hz . Figure 39 shows the relationship between the jitter ramp and the frequency deviation. It is not possible to externally disable the jitter.


Figure 39. Modulation Effects on the Clock Signal by the Jittering Sawtooth

## NCP10670B, NCP10671B, NCP10672B

## Ipk Reduction

The internal peak current set-point is following the COMP current information until its level reaches $\mathrm{I}_{\text {Freeze }}$. Below this value, the peak current setpoint is frozen to $30 \%$ of the $\mathrm{I}_{\operatorname{IPK}(0)}$. This value is reached at a COMP current level
of $I_{\text {COMPskip }}(120 \mu \mathrm{~A}$ typically). Below this point, if the output power continues to decrease, the part enters skip cycle for the best performance in no-load conditions. Figure 40 depict the adopted scheme for the part.


Figure 40. $\mathrm{I}_{\text {IPK }}$ Set-point is Frozen at Lower Power Demand

## Feedback and Skip

Figure 41 depicts the relationship between COMP pin voltage and current. The COMP pin operates linearly as the absolute value of COMP current ( $\mathrm{I}_{\text {COMP }}$ ) is above $40 \mu \mathrm{~A}$. In
this linear operating range, the dynamic resistance is $17.7 \mathrm{k} \Omega$ typically ( $\left.\mathrm{R}_{\mathrm{COMP}(\mathrm{up})}\right)$ and the effective pull up voltage is 2.7 V typically $\left(\mathrm{V}_{\mathrm{COMP}}(\mathrm{REF})\right.$ ). When $\mathrm{I}_{\text {COMP }}$ is decreases, the COMP voltage will increase to 3.2 V .


Figure 41. COMP Pin Voltage vs. Current

## NCP10670B, NCP10671B, NCP10672B

Figure 42 depicts the skip mode block diagram. When the COMP current information reaches $\mathrm{I}_{\text {COMPskip }}$, the internal clock to set the flip-flop is blanked and the internal consumption of the controller is decreased. The hysteresis of
internal skip comparator is minimized to lower the ripple of the auxiliary voltage for $\mathrm{V}_{\mathrm{CC}}$ pin and $\mathrm{V}_{\text {OUT }}$ of power supply during skip mode. It easies the design of $\mathrm{V}_{\mathrm{CC}}$ over load range.


Figure 42. Skip Cycle Schematic

## Ramp Compensation and Ipk Set-point

In order to allow the NCP106X to operate in CCM with a duty cycle above $50 \%$, a fixed slope compensation is internally applied to the current-mode control.

Here we got a table of the ramp compensation, the initial current set point, and the final current set-point of different versions of switcher.

|  | NCP10670 |  | NCP10671 |  | NCP10672 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{F}_{\mathbf{s w}}$ | 60 kHz | 100 kHz | 60 kHz | 100 kHz | 60 kHz | 100 kHz |
| $\mathbf{S}_{\mathbf{a}}$ | $2.8 \mathrm{~mA} / \mu \mathrm{s}$ | $4.7 \mathrm{~mA} / \mu \mathrm{s}$ | $8.4 \mathrm{~mA} / \mu \mathrm{us}$ | $14 \mathrm{~mA} / \mu \mathrm{s}$ | $15.6 \mathrm{~mA} / \mu \mathrm{s}$ | $26 \mathrm{~mA} / \mu \mathrm{s}$ |
| $\mathbf{I}_{\mathbf{I P K}(\text { Duty }=50 \%)}$ | 83 mA |  | 208 mA |  | 650 mA |  |
| $\mathbf{I}_{\mathbf{I P K}(\mathbf{0})}$ | 100 mA |  | 250 mA |  | 780 mA |  |

Figure 43 depicts the variation of $\mathrm{I}_{\text {IPK }}$ set-point vs. the power switcher duty ratio, which is caused by the internal ramp compensation.


Figure 43. IIPK Set-point Varies with Power Switch on Time, Which is Caused by the Ramp Compensation

## FB pin function

The FB pin is used in non isolated SMPS application only. Portion of the output voltage is connected into the pin. The voltage is compared with internal $\mathrm{V}_{\text {REF }}(3.3 \mathrm{~V}$ ) using Operation Transconductance Amplifier (Figure 44). The OTAs output is connected to COMP pin. From the outside an user defined compensation network is connected to the COMP pin. The current capability of OTA is limited to $-150 \mu \mathrm{~A}$ typically. The positive current is defined by internal $\mathrm{R}_{\mathrm{COMP}}(\mathrm{up})$ resistor and $\mathrm{V}_{\mathrm{COMP}}$ (ref) voltage. If FB path loop is broken (i.e. the FB pin is disconnected), an internal current $\mathrm{I}_{\mathrm{FB}}(1 \mu \mathrm{~A}$ typ.) will pull up the FB pin and the IC stops switching to avoid uncontrolled output voltage increasing.

In isolated topology, the FB pin should be connected to GND pin. In this configuration no current flows from OTA to COMP pin (OTA is disabled) so the OTA has no influence on regulation at all.


Figure 44. FB Pin Connection

## Design Procedure

The design of an SMPS around a monolithic device does not differ from that of a standard circuit using a controller and a MOSFET. However, one needs to be aware of certain characteristics specific of monolithic devices. Let us follow the steps:
$V_{\text {in }} \min =90$ Vac or 127 Vdc once rectified, assuming a low bulk ripple
$V_{\text {in }} \max =265 \mathrm{Vac}$ or 375 Vdc
$V_{\text {out }}=12 \mathrm{~V}$
$P_{\text {out }}=5 \mathrm{~W}$
Operating mode is CCM
$\eta=0.8$

1. The lateral MOSFET body-diode shall never be forward biased, either during start-up (because of a large leakage inductance) or in normal operation as shown in Figure 45. This condition sets the maximum voltage that can be reflected during $t_{o f f}$. As a result, the Flyback voltage which is reflected on the drain at the switch opening cannot be larger than the input voltage. When selecting components, you thus must adopt a turn ratio which adheres to the following equation:
$N\left(V_{\text {out }}+V_{f}\right)<V_{\text {in, min }}$
(eq. 3)
2. In our case, since we operate from a 127 V DC rail while delivering 12 V , we can select a reflected voltage of 120 V dc maximum. Therefore, the turn ratio $\mathrm{Np}: N s$ must be smaller than
$\frac{V_{\text {reflect }}}{V_{\text {out }}+V_{f}}=\frac{120}{12+0.5}=9.6$
or $\mathrm{Np}: \mathrm{Ns}<9.6$. Here we choose $\mathrm{N}=8$ in this case. We will see later on how it affects the calculation.


Figure 45. The Drain-Source Wave Shall Always be Positive


Figure 46. Primary Inductance Current Evolution in CCM

## NCP10670B, NCP10671B, NCP10672B

3. Lateral MOSFETs have a poorly doped body-diode which naturally limits their ability to sustain the avalanche. A traditional RCD clamping network shall thus be installed to protect the MOSFET. In some low power applications, a simple capacitor can also be used since
$V_{\text {drain,max }}=V_{\text {in }}+N\left(V_{\text {out }}+V_{f}\right)+I_{\text {peak }} \sqrt{\frac{L_{f}}{C_{\text {tot }}}}$
where $L_{f}$ is the leakage inductance, $C_{\text {tot }}$ the total capacitance at the drain node (which is increased by the capacitor you will wire between drain and source), N the $\mathrm{N}_{\mathrm{P}}: \mathrm{N}_{\mathrm{S}}$ turn ratio, $V_{\text {out }}$ the output voltage, $V_{f}$ the secondary diode forward drop and finally, $I_{p e a k}$ the maximum peak current. Worse case occurs when the SMPS is very close to regulation, e.g. the $V_{\text {out }}$ target is almost reached and $I_{\text {peak }}$ is still pushed to the maximum. For this design, we have selected our maximum voltage around 650 V (at $V_{i n}=375 \mathrm{Vdc}$ ). This voltage is given by the $R C D$ clamp installed from the drain to the bulk voltage. We will see how to calculate it later on.
4. Calculate the maximum operating duty-cycle for this flyback converter operated in CCM:
$d_{\max }=\frac{N\left(V_{\text {out }}+V_{f}\right)}{N\left(V_{\text {out }}+V_{f}\right)+V_{\text {in,min }}}=\frac{1}{1+\frac{V_{\text {in,min }}}{N\left(V_{\text {out }}+V_{f}\right)}}=0.44$
(eq. 6)
5. To obtain the primary inductance, we have the choice between two equations:
$L=\frac{\left(V_{\text {in }} \mathrm{d}\right)^{2}}{\mathrm{f}_{\text {sw }} \mathrm{K} P_{\text {in }}}$
where
$\mathrm{K}=\frac{\Delta \mathrm{I}_{\mathrm{L}}}{\mathrm{I}_{\text {Lavg }}}$
and defines the amount of ripple we want in CCM (see Figure 46 ).

- Small K: deep CCM, implying a large primary inductance, a low bandwidth and a large leakage inductance.
- Large K: approaching DCM where the RMS losses are worse, but smaller inductance, leading to a better leakage inductance.
From eq.17, a $K$ factor of 1 ( $50 \%$ ripple), gives an inductance of:
$L=\frac{(127 \cdot 0.44)^{2}}{60 k \cdot 1 \cdot 5)}=10.04 \mathrm{mH}$
$\Delta I_{L}=\frac{V_{i n} d}{L F_{S W}}=\frac{127 \cdot 0.44}{10.04 \mathrm{~m} \cdot 60 \mathrm{k}} 92.8 \mathrm{~mA}$
peak to peak
The peak current can be evaluated to be:
$\mathrm{I}_{\text {peak }}=\frac{\mathrm{I}_{\text {avg }}}{\mathrm{d}}+\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}=\frac{49.2 \mathrm{~m}}{0.44}+\frac{92.8 \mathrm{~m}}{2}=158 \mathrm{~mA}$
On , $I_{1}$ can also be calculated:
$I_{\text {Lavg }}=I_{\text {peak }}-\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}=158 \mathrm{~m}-\frac{92.8 \mathrm{~m}}{2}=111.6 \mathrm{~mA}$
(eq. 12)

6. Based on the above numbers, we can now evaluate the conduction losses:

$$
\begin{align*}
I_{d, \text { rms }} & =\sqrt{d\left(I_{\text {peak }}^{2}-I_{\text {peak }} \Delta I_{L}+\frac{\Delta I_{L}^{2}}{3}\right)}= \\
& =\sqrt{d\left(I_{\text {peak }}^{2}-I_{\text {peak }} \Delta I_{L}+\frac{\Delta I_{L}^{2}}{3}\right)}=57 \mathrm{~mA} \tag{eq.13}
\end{align*}
$$

If we take the maximum $\mathrm{R}_{\mathrm{ds}(\text { on })}$ for a $125^{\circ} \mathrm{C}$ junction temperature, i.e. $34 \Omega$, then conduction losses worse case are:

$$
\begin{equation*}
P_{\text {cond }}=I_{d, d m s}^{2} R_{d s(o n)}=110 \mathrm{~mW} \tag{eq.14}
\end{equation*}
$$

7. Off-time and on-time switching losses can be estimated based on the following calculations:

$$
\begin{align*}
P_{\text {off }} & =\frac{I_{\text {peak }}\left(V_{\text {bulk }}+V_{\text {clamp }}\right) t_{\text {off }}}{2 T_{\text {SW }}}= \\
& =\frac{0.158 \cdot(127+100 \cdot 2) \cdot 10 \mathrm{n}}{2 \cdot 16.7 \mu}=15.5 \mathrm{~mW} \tag{eq.15}
\end{align*}
$$

Where, assume the $\mathrm{V}_{\text {clamp }}$ is equal to 2 times of reflected voltage.

$$
\begin{align*}
P_{\text {on }} & =\frac{I_{\text {valley }}\left(V_{\text {bulk }}+N\left(V_{\text {out }}+V_{f}\right)\right) t_{\text {on }}}{6 T_{S W}}= \\
& =\frac{0.0464 \cdot(127+100 \cdot 2) \cdot 20 \mathrm{n}}{6 \cdot 16.7 \mu}=2.1 \mathrm{~mW} \tag{eq.16}
\end{align*}
$$

It is noted that the overlap of voltage and current seen on MOSFET during turning on and off duration is dependent on the snubber and parasitic capacitance seen from drain pin. Therefore the $t_{\text {off }}$ and $t_{\text {on }}$ in eq. 15 and eq. 16 have to be modified after measuring on the bench.
8. The theoretical total power is then

$$
117+15.5+2.1=127.6 \mathrm{~mW}
$$

9. If the NCP106X operates at DSS mode, then the losses caused by DSS mode should be counted as losses of this device on the following calculation:

$$
P_{D S S}=I_{\mathrm{cc} 1} \cdot V_{\mathrm{in}, \max }=0.8 \mathrm{~m} \cdot 375=300 \mathrm{~mW} \text { (eq. 17) }
$$

## MOSFET Protection

As in any Flyback design, it is important to limit the drain excursion to a safe value, e.g. below the MOSFET BVdss
which is 700 V . Figure $47 a-b-c$ present possible implementations:


Figure 47. Different Options to Clamp the Leakage Spike

Figure 47a: the simple capacitor limits the voltage according to the lateral MOSFET body-diode shall never be forward biased, either during start-up (because of a large leakage inductance) or in normal operation as shown by Figure 45. This condition sets the maximum voltage that can be reflected during $t_{\text {off }}$. As a result, the flyback voltage which is reflected on the drain at the switch opening cannot be larger than the input voltage. When selecting components, you must adopt a turn ratio which adheres to the following equation eq. 5. This option is only valid for low power applications, e.g. below 5 W , otherwise chances exist to destroy the MOSFET. After evaluating the leakage inductance, you can compute C with (eq. 6). Typical values are between 100 pF and up to 470 pF . Large capacitors increase capacitive losses...

Figure $47 b$ : the most standard circuitry is called the $R C D$ network. You can calculate $R_{\text {clamp }}$ and $C_{\text {clamp }}$ using the following formula:

$$
\begin{align*}
& \mathrm{R}_{\text {clamp }}=\frac{2 \mathrm{~V}_{\text {clamp }}\left(\mathrm{V}_{\text {clamp }}+\left(\mathrm{V}_{\text {out }}+\mathrm{V}_{f}\right) \mathrm{N}\right)}{\mathrm{L}_{\text {leak }} I_{\text {leak }}^{2} \mathrm{~F}_{\text {sw }}}  \tag{eq.18}\\
& \mathrm{C}_{\text {clamp }}=\frac{\mathrm{V}_{\text {clamp }}}{\mathrm{V}_{\text {ripple }} \mathrm{F}_{\text {sw }} \mathrm{R}_{\text {clamp }}} \tag{eq.19}
\end{align*}
$$

$\mathrm{V}_{\text {clamp }}$ is usually selected $50-80 \mathrm{~V}$ above the reflected value $N \mathrm{x}\left(V_{\text {out }}+V_{f}\right)$. The diode needs to be a fast one and a MUR160 represents a good choice. One major drawback of the RCD network lies in its dependency upon the peak current. Worse case occurs when $I_{p e a k}$ and $V_{\text {in }}$ are maximum and $V_{\text {out }}$ is close to reach the steady-state value.

Figure 47 c: this option is probably the most expensive of all three but it offers the best protection degree. If you need a very precise clamping level, you must implement a zener diode or a TVS. There are little technology differences behind a standard zener diode and a TVS. However, the die
area is far bigger for a transient suppressor than that of zener. A 5 W zener diode like the 1 N 5388 B will accept 180 W peak power if it lasts less than 8.3 ms . If the peak current in the worse case (e.g. when the PWM circuit maximum current limit works) multiplied by the nominal zener voltage exceeds these 180 W , then the diode will be destroyed when the supply experiences overloads. A transient suppressor like the P6KE200 still dissipates 5 W of continuous power but is able to accept surges up to $600 \mathrm{~W} @ 1 \mathrm{~ms}$. Select the zener or TVS clamping level between 40 to 80 volts above the reflected output voltage when the supply is heavily loaded.

As a good design practice, it is recommended to implement one of this protection to make sure Drain pin voltage doesn't go above 650 V (to have some margin between Drain pin voltage and BVdss) during most stringent operating conditions (high Vin and peak power).

## Power Dissipation and Heatsinking

The NCP1067X welcomes two dissipating terms, the DSS current-source (when active) and the MOSFET. Thus, $\mathrm{P}_{\text {tot }}=\mathrm{P}_{\text {DSS }}+\mathrm{P}_{\text {MOSFET. }}$. It is mandatory to properly manage the heat generated by losses. If no precaution is taken, risks exist to trigger the internal thermal shutdown (TSD). To help dissipating the heat, the PCB designer must foresee large copper areas around the package. When the package is surrounded by a surface approximately $200 \mathrm{~mm}^{2}$ of $35 \mu \mathrm{~m}$ copper, the maximum power the device can thus evacuate is:

$$
\begin{equation*}
P_{\max }=\frac{t_{\text {jmax }}-t_{\text {ambmax }}}{R_{\theta J A}} \tag{eq.20}
\end{equation*}
$$

which gives around 862 mW for an ambient of $50^{\circ} \mathrm{C}$ and a maximum junction of $150^{\circ} \mathrm{C}$. If the surface is not large enough, the $\mathrm{R}_{\theta \mathrm{JJ}}$ is growing and the maximum power the device can evacuate decreases. Figure 48 gives a possible layout to help drop the thermal resistance.

## NCP10670B, NCP10671B, NCP10672B



Figure 48. A Possible PCB Arrangement to Reduce the Thermal Resistance Junction-to-Ambient

## Bill of Material:

C1
Bulk capacitor, input DC voltage is connected
to the capacitor
C2, R1, D1 Clamping elements
C3 Vcc capacitor
OK1 Optocoupler

ORDERING INFORMATION

| Device | Marking | Frequency | $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | IIPK(0) | Package Type | Shipping ${ }^{\dagger}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NCP10670BD060R2G | P10670060 | 60 kHz | 34 | 100 mA | SOIC-8 MISSING PIN 3 (Pb-Free) | 2500 / Tape \& Reel |
| NCP10670BD100R2G | P10670100 | 100 kHz | 34 | 100 mA |  | 2500 / Tape \& Reel |
| NCP10671BD060R2G | P10671060 | 60 kHz | 34 | 250 mA |  | 2500 / Tape \& Reel |
| NCP10671BD100R2G | P10671100 | 100 kHz | 34 | 250 mA |  | 2500 / Tape \& Reel |
| NCP10672BD060R2G | P10672060 | 60 kHz | 12 | 780 mA |  | 2500 / Tape \& Reel |
| NCP10672BD100R2G | P10672100 | 100 kHz | 12 | 780 mA |  | 2500 / Tape \& Reel |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

SCALE 1:1

## SOIC8 MISSING PIN 3 <br> CASE 751EV ISSUE O

## DATE 19 SEP 2017



NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.10 mm IN EXCESS OF MAXIMUM MATERIAL CONDITION.
4. DIMENSIONS D \& E1 DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM F
5. DATUMS A AND B ARE TO BE DETERMINED AT DATUMS F
6. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.


| DIM | MILLIMETERS |  |
| :---: | :---: | :---: |
|  | MIN | MAX |
| A | 1.35 | 1.75 |
| A1 | 0.10 | 0.25 |
| b | 0.33 | 0.51 |
| $\mathbf{c}$ | 0.19 | 0.25 |
| $\mathbf{D}$ | 4.80 | 5.00 |
| E | 5.80 | 6.20 |
| E1 | 3.80 | 4.00 |
| $\mathbf{e}$ | 1.27 BSC |  |
| $\mathbf{L}$ | 0.40 |  |
| L2 | 0.25 |  |
| BSC |  |  |
| $\mathbf{M}$ | $0^{\circ}$ |  |

GENERIC
MARKING DIAGRAM*


XXXXX = Specific Device Code
A = Assembly Location
L = Wafer Lot
*For additional information on our $\mathrm{Pb}-$ Free strategy and soldering
details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

Y = Year
W = Work Week

- = Pb-Free Package
(Note: Microdot may be in either location)
*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G", may or not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON76133G | Electronic versions are uncontrolled except when accessed directly from the Document Repository. <br> Printed versions are uncontroled except when stamped "CONTROLLED COPY" in red. |
| ---: | :--- | :--- | :--- |
| DESCRIPTION: | SOIC8 MISSING PIN 3 | PAGE 1 OF 1 |

ON Semiconductor and (0N) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the disclaims any and
rights of others.
onsemi, OnSeMi., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that onsemi was negligent regarding the design or manufacture of the part. onsemi is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner

## ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:
Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support
For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales

